/[gxemul]/trunk/src/devices/dev_openpic.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/devices/dev_openpic.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 34 - (show annotations)
Mon Oct 8 16:21:17 2007 UTC (13 years, 8 months ago) by dpavlin
Original Path: trunk/src/devices/dev_gc.c
File MIME type: text/plain
File size: 7091 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1480 2007/02/19 01:34:42 debug Exp $
20061029	Changing usleep(1) calls in the debugger to usleep(10000)
20061107	Adding a new disk image option (-d o...) which sets the ISO9660
		filesystem base offset; also making some other hacks to allow
		NetBSD/dreamcast and homebrew demos/games to boot directly
		from a filesystem image.
		Moving Dreamcast-specific stuff in the documentation to its
		own page (dreamcast.html).
		Adding a border to the Dreamcast PVR framebuffer.
20061108	Adding a -T command line option (again?), for halting the
		emulator on unimplemented memory accesses.
20061109	Continuing on various SH4 and Dreamcast related things.
		The emulator should now halt on more unimplemented device
		accesses, instead of just printing a warning, forcing me to
		actually implement missing stuff :)
20061111	Continuing on SH4 and Dreamcast stuff.
		Adding a bogus Landisk (SH4) machine mode.
20061112	Implementing some parts of the Dreamcast GDROM device. With
		some ugly hacks, NetBSD can (barely) mount an ISO image.
20061113	NetBSD/dreamcast now starts booting from the Live CD image,
		but crashes randomly quite early on in the boot process.
20061122	Beginning on a skeleton interrupt.h and interrupt.c for the
		new interrupt subsystem.
20061124	Continuing on the new interrupt system; taking the first steps
		to attempt to connect CPUs (SuperH and MIPS) and devices
		(dev_cons and SH4 timer interrupts) to it. Many things will
		probably break from now on.
20061125	Converting dev_ns16550, dev_8253 to the new interrupt system.
		Attempting to begin to convert the ISA bus.
20061130	Incorporating a patch from Brian Foley for the configure
		script, which checks for X11 libs in /usr/X11R6/lib64 (which
		is used on some Linux systems).
20061227	Adding a note in the man page about booting from Dreamcast
		CDROM images (i.e. that no external kernel is needed).
20061229	Continuing on the interrupt system rewrite: beginning to
		convert more devices, adding abort() calls for legacy interrupt
		system calls so that everything now _has_ to be rewritten!
		Almost all machine modes are now completely broken.
20061230	More progress on removing old interrupt code, mostly related
		to the ISA bus + devices, the LCA bus (on AlphaBook1), and
		the Footbridge bus (for CATS). And some minor PCI stuff.
		Connecting the ARM cpu to the new interrupt system.
		The CATS, NetWinder, and QEMU_MIPS machine modes now work with
		the new interrupt system :)
20061231	Connecting PowerPC CPUs to the new interrupt system.
		Making PReP machines (IBM 6050) work again.
		Beginning to convert the GT PCI controller (for e.g. Malta
		and Cobalt emulation). Some things work, but not everything.
		Updating Copyright notices for 2007.
20070101	Converting dev_kn02 from legacy style to devinit; the 3max
		machine mode now works with the new interrupt system :-]
20070105	Beginning to convert the SGI O2 machine to the new interrupt
		system; finally converting O2 (IP32) devices to devinit, etc.
20070106	Continuing on the interrupt system redesign/rewrite; KN01
		(PMAX), KN230, and Dreamcast ASIC interrupts should work again,
		moving out stuff from machine.h and devices.h into the
		corresponding devices, beginning the rewrite of i80321
		interrupts, etc.
20070107	Beginning on the rewrite of Eagle interrupt stuff (PReP, etc).
20070117	Beginning the rewrite of Algor (V3) interrupts (finally
		changing dev_v3 into devinit style).
20070118	Removing the "bus" registry concept from machine.h, because
		it was practically meaningless.
		Continuing on the rewrite of Algor V3 ISA interrupts.
20070121	More work on Algor interrupts; they are now working again,
		well enough to run NetBSD/algor. :-)
20070122	Converting VR41xx (HPCmips) interrupts. NetBSD/hpcmips
		can be installed using the new interrupt system :-)
20070123	Making the testmips mode work with the new interrupt system.
20070127	Beginning to convert DEC5800 devices to devinit, and to the
		new interrupt system.
		Converting Playstation 2 devices to devinit, and converting
		the interrupt system. Also fixing a severe bug: the interrupt
		mask register on Playstation 2 is bitwise _toggled_ on writes.
20070128	Removing the dummy NetGear machine mode and the 8250 device
		(which was only used by the NetGear machine).
		Beginning to convert the MacPPC GC (Grand Central) interrupt
		controller to the new interrupt system.
		Converting Jazz interrupts (PICA61 etc.) to the new interrupt
		system. NetBSD/arc can be installed again :-)
		Fixing the JAZZ timer (hardcoding it at 100 Hz, works with
		NetBSD and it is better than a completely dummy timer as it
		was before).
		Converting dev_mp to the new interrupt system, although I
		haven't had time to actually test it yet.
		Completely removing src/machines/interrupts.c, cpu_interrupt
		and cpu_interrupt_ack in src/cpu.c, and
		src/include/machine_interrupts.h! Adding fatal error messages
		+ abort() in the few places that are left to fix.
		Converting dev_z8530 to the new interrupt system.
		FINALLY removing the md_int struct completely from the
		machine struct.
		SH4 fixes (adding a PADDR invalidation in the ITLB replacement
		code in memory_sh.c); the NetBSD/dreamcast LiveCD now runs
		all the way to the login prompt, and can be interacted with :-)
		Converting the CPC700 controller (PCI and interrupt controller
		for PM/PPC) to the new interrupt system.
20070129	Fixing MACE ISA interrupts (SGI IP32 emulation). Both NetBSD/
		sgimips' and OpenBSD/sgi's ramdisk kernels can now be
		interacted with again.
20070130	Moving out the MIPS multi_lw and _sw instruction combinations
		so that they are auto-generated at compile time instead.
20070131	Adding detection of amd64/x86_64 hosts in the configure script,
		for doing initial experiments (again :-) with native code
		generation.
		Adding a -k command line option to set the size of the dyntrans
		cache, and a -B command line option to disable native code
		generation, even if GXemul was compiled with support for
		native code generation for the specific host CPU architecture.
20070201	Experimenting with a skeleton for native code generation.
		Changing the default behaviour, so that native code generation
		is now disabled by default, and has to be enabled by using
		-b on the command line.
20070202	Continuing the native code generation experiments.
		Making PCI interrupts work for Footbridge again.
20070203	More native code generation experiments.
		Removing most of the native code generation experimental code,
		it does not make sense to include any quick hacks like this.
		Minor cleanup/removal of some more legacy MIPS interrupt code.
20070204	Making i80321 interrupts work again (for NetBSD/evbarm etc.),
		and fixing the timer at 100 Hz.
20070206	Experimenting with removing the wdc interrupt slowness hack.
20070207	Lowering the number of dyntrans TLB entries for MIPS from
		192 to 128, resulting in a minor speed improvement.
		Minor optimization to the code invalidation routine in
		cpu_dyntrans.c.
20070208	Increasing (experimentally) the nr of dyntrans instructions per
		loop from 60 to 120.
20070210	Commenting out (experimentally) the dyntrans_device_danger
		detection in memory_rw.c.
		Changing the testmips and baremips machines to use a revision 2
		MIPS64 CPU by default, instead of revision 1.
		Removing the dummy i960, IA64, x86, AVR32, and HP PA-RISC
		files, the PC bios emulation, and the Olivetti M700 (ARC) and
		db64360 emulation modes.
20070211	Adding an "mp" demo to the demos directory, which tests the
		SMP functionality of the testmips machine.
		Fixing PReP interrupts some more. NetBSD/prep now boots again.
20070216	Adding a "nop workaround" for booting Mach/PMAX to the
		documentation; thanks to Artur Bujdoso for the values.
		Converting more of the MacPPC interrupt stuff to the new
		system.
		Beginning to convert BeBox interrupts to the new system.
		PPC603e should NOT have the PPC_NO_DEC flag! Removing it.
		Correcting BeBox clock speed (it was set to 100 in the NetBSD
		bootinfo block, but should be 33000000/4), allowing NetBSD
		to start without using the (incorrect) PPC_NO_DEC hack.
20070217	Implementing (slow) AltiVec vector loads and stores, allowing
		NetBSD/macppc to finally boot using the GENERIC kernel :-)
		Updating the documentation with install instructions for
		NetBSD/macppc.
20070218-19	Regression testing for the release.

==============  RELEASE 0.4.4  ==============


1 /*
2 * Copyright (C) 2005-2007 Anders Gavare. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * 3. The name of the author may not be used to endorse or promote products
13 * derived from this software without specific prior written permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 *
27 * $Id: dev_gc.c,v 1.12 2007/02/16 17:17:51 debug Exp $
28 *
29 * Grand Central Interrupt controller (used by MacPPC).
30 */
31
32 #include <stdio.h>
33 #include <stdlib.h>
34 #include <string.h>
35
36 #include "cpu.h"
37 #include "device.h"
38 #include "machine.h"
39 #include "memory.h"
40 #include "misc.h"
41
42
43 #define DEV_GC_LENGTH 0x100
44
45 struct gc_data {
46 struct interrupt cpu_irq;
47
48 uint32_t status_hi;
49 uint32_t status_lo;
50 uint32_t enable_hi;
51 uint32_t enable_lo;
52 };
53
54
55 void gc_hi_interrupt_assert(struct interrupt *interrupt)
56 {
57 struct gc_data *d = interrupt->extra;
58 d->status_hi |= interrupt->line;
59 if (d->status_lo & d->enable_lo || d->status_hi & d->enable_hi)
60 INTERRUPT_ASSERT(d->cpu_irq);
61 }
62 void gc_hi_interrupt_deassert(struct interrupt *interrupt)
63 {
64 struct gc_data *d = interrupt->extra;
65 d->status_hi &= ~interrupt->line;
66 if (!(d->status_lo & d->enable_lo || d->status_hi & d->enable_hi))
67 INTERRUPT_DEASSERT(d->cpu_irq);
68 }
69 void gc_lo_interrupt_assert(struct interrupt *interrupt)
70 {
71 struct gc_data *d = interrupt->extra;
72 d->status_lo |= interrupt->line;
73 if (d->status_lo & d->enable_lo || d->status_hi & d->enable_hi)
74 INTERRUPT_ASSERT(d->cpu_irq);
75 }
76 void gc_lo_interrupt_deassert(struct interrupt *interrupt)
77 {
78 struct gc_data *d = interrupt->extra;
79 d->status_lo &= ~interrupt->line;
80 if (!(d->status_lo & d->enable_lo || d->status_hi & d->enable_hi))
81 INTERRUPT_DEASSERT(d->cpu_irq);
82 }
83
84
85 DEVICE_ACCESS(gc)
86 {
87 struct gc_data *d = extra;
88 uint64_t idata = 0, odata = 0;
89
90 if (writeflag == MEM_WRITE)
91 idata = memory_readmax64(cpu, data, len);
92
93 switch (relative_addr) {
94
95 #if 0
96 #define INT_STATE_REG_H (interrupt_reg + 0x00)
97 #define INT_ENABLE_REG_H (interrupt_reg + 0x04)
98 #define INT_CLEAR_REG_H (interrupt_reg + 0x08)
99 #define INT_LEVEL_REG_H (interrupt_reg + 0x0c)
100 #define INT_STATE_REG_L (interrupt_reg + 0x10)
101 #define INT_ENABLE_REG_L (interrupt_reg + 0x14)
102 #define INT_CLEAR_REG_L (interrupt_reg + 0x18)
103 #define INT_LEVEL_REG_L (interrupt_reg + 0x1c)
104 #endif
105
106 case 0x10:
107 if (writeflag == MEM_READ)
108 odata = d->status_hi & d->enable_hi;
109 break;
110
111 case 0x14:
112 if (writeflag == MEM_READ)
113 odata = d->enable_hi;
114 else {
115 int old_assert = (d->status_lo & d->enable_lo
116 || d->status_hi & d->enable_hi);
117 int new_assert;
118 d->enable_hi = idata;
119
120 new_assert = (d->status_lo & d->enable_lo ||
121 d->status_hi & d->enable_hi);
122
123 if (old_assert && !new_assert)
124 INTERRUPT_DEASSERT(d->cpu_irq);
125 else if (!old_assert && new_assert)
126 INTERRUPT_ASSERT(d->cpu_irq);
127 }
128 break;
129
130 case 0x18:
131 if (writeflag == MEM_WRITE) {
132 int old_assert = (d->status_lo & d->enable_lo
133 || d->status_hi & d->enable_hi);
134 int new_assert;
135 d->status_hi &= ~idata;
136
137 new_assert = (d->status_lo & d->enable_lo ||
138 d->status_hi & d->enable_hi);
139
140 if (old_assert && !new_assert)
141 INTERRUPT_DEASSERT(d->cpu_irq);
142 else if (!old_assert && new_assert)
143 INTERRUPT_ASSERT(d->cpu_irq);
144 }
145 break;
146
147 case 0x20:
148 if (writeflag == MEM_READ)
149 odata = d->status_lo & d->enable_lo;
150 break;
151
152 case 0x24:
153 if (writeflag == MEM_READ)
154 odata = d->enable_lo;
155 else {
156 int old_assert = (d->status_lo & d->enable_lo
157 || d->status_hi & d->enable_hi);
158 int new_assert;
159 d->enable_lo = idata;
160
161 new_assert = (d->status_lo & d->enable_lo ||
162 d->status_hi & d->enable_hi);
163
164 if (old_assert && !new_assert)
165 INTERRUPT_DEASSERT(d->cpu_irq);
166 else if (!old_assert && new_assert)
167 INTERRUPT_ASSERT(d->cpu_irq);
168 }
169 break;
170
171 case 0x28:
172 if (writeflag == MEM_WRITE) {
173 int old_assert = (d->status_lo & d->enable_lo
174 || d->status_hi & d->enable_hi);
175 int new_assert;
176 d->status_lo &= ~idata;
177
178 new_assert = (d->status_lo & d->enable_lo ||
179 d->status_hi & d->enable_hi);
180
181 if (old_assert && !new_assert)
182 INTERRUPT_DEASSERT(d->cpu_irq);
183 else if (!old_assert && new_assert)
184 INTERRUPT_ASSERT(d->cpu_irq);
185 }
186 break;
187
188 case 0x2c:
189 /* Avoid a debug message. */
190 break;
191
192 default:if (writeflag == MEM_WRITE) {
193 fatal("[ gc: unimplemented write to "
194 "offset 0x%x: data=0x%x ]\n", (int)
195 relative_addr, (int)idata);
196 } else {
197 fatal("[ gc: unimplemented read from "
198 "offset 0x%x ]\n", (int)relative_addr);
199 }
200 }
201
202 if (writeflag == MEM_READ)
203 memory_writemax64(cpu, data, len, odata);
204
205 return 1;
206 }
207
208
209 DEVINIT(gc)
210 {
211 struct gc_data *d;
212 int i;
213
214 d = malloc(sizeof(struct gc_data));
215 if (d == NULL) {
216 fprintf(stderr, "out of memory\n");
217 exit(1);
218 }
219 memset(d, 0, sizeof(struct gc_data));
220
221 /* Connect to the CPU: */
222 INTERRUPT_CONNECT(devinit->interrupt_path, d->cpu_irq);
223
224 /*
225 * Register the 64 Grand Central interrupts (32 lo, 32 hi):
226 */
227 for (i=0; i<32; i++) {
228 struct interrupt template;
229 char n[300];
230 snprintf(n, sizeof(n), "%s.gc.lo.%i",
231 devinit->interrupt_path, i);
232 memset(&template, 0, sizeof(template));
233 template.line = 1 << i;
234 template.name = n;
235 template.extra = d;
236 template.interrupt_assert = gc_lo_interrupt_assert;
237 template.interrupt_deassert = gc_lo_interrupt_deassert;
238 interrupt_handler_register(&template);
239
240 snprintf(n, sizeof(n), "%s.gc.hi.%i",
241 devinit->interrupt_path, i);
242 memset(&template, 0, sizeof(template));
243 template.line = 1 << i;
244 template.name = n;
245 template.extra = d;
246 template.interrupt_assert = gc_hi_interrupt_assert;
247 template.interrupt_deassert = gc_hi_interrupt_deassert;
248 interrupt_handler_register(&template);
249 }
250
251 memory_device_register(devinit->machine->memory, "gc",
252 devinit->addr, DEV_GC_LENGTH, dev_gc_access, d, DM_DEFAULT, NULL);
253
254 return 1;
255 }
256

  ViewVC Help
Powered by ViewVC 1.1.26