/[gxemul]/upstream/0.4.4/src/devices/dev_rd94.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /upstream/0.4.4/src/devices/dev_rd94.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 22 - (hide annotations)
Mon Oct 8 16:19:37 2007 UTC (16 years, 9 months ago) by dpavlin
Original Path: trunk/src/devices/dev_rd94.c
File MIME type: text/plain
File size: 5923 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1121 2006/02/18 21:03:08 debug Exp $
20051126	Cobalt and PReP now work with the 21143 NIC.
		Continuing on Alpha dyntrans things.
		Fixing some more left-shift-by-24 to unsigned.
20051127	Working on OpenFirmware emulation; major cleanup/redesign.
		Progress on MacPPC emulation: NetBSD detects two CPUs (when
		running with -n 2), framebuffer output (for text) works.
		Adding quick-hack Bandit PCI controller and "gc" interrupt
		controller for MacPPC.
20051128	Changing from a Bandit to a Uni-North controller for macppc.
		Continuing on OpenFirmware and MacPPC emulation in general
		(obio controller, and wdc attached to the obio seems to work).
20051129	More work on MacPPC emulation (adding a dummy ADB controller).
		Continuing the PCI bus cleanup (endianness and tag composition)
		and rewriting all PCI controllers' access functions.
20051130	Various minor PPC dyntrans optimizations.
		Manually inlining some parts of the framebuffer redraw routine.
		Slowly beginning the conversion of the old MIPS emulation into
		dyntrans (but this will take quite some time to get right).
		Generalizing quick_pc_to_pointers.
20051201	Documentation update (David Muse has made available a kernel
		which simplifies Debian/DECstation installation).
		Continuing on the ADB bus controller.
20051202	Beginning a rewrite of the Zilog serial controller (dev_zs).
20051203	Continuing on the zs rewrite (now called dev_z8530); conversion
		to devinit style.
		Reworking some of the input-only vs output-only vs input-output
		details of src/console.c, better warning messages, and adding
		a debug dump.
		Removing the concept of "device state"; it wasn't really used.
		Changing some debug output (-vv should now be used to show all
		details about devices and busses; not shown during normal
		startup anymore).
		Beginning on some SPARC instruction disassembly support.
20051204	Minor PPC updates (WALNUT skeleton stuff).
		Continuing on the MIPS dyntrans rewrite.
		More progress on the ADB controller (a keyboard is "detected"
		by NetBSD and OpenBSD).
		Downgrading OpenBSD/arc as a guest OS from "working" to
		"almost working" in the documentation.
		Progress on Algor emulation ("v3" PCI controller).
20051205	Minor updates.
20051207	Sorting devices according to address; this reduces complexity
		of device lookups from O(n) to O(log n) in memory_rw (but no
		real performance increase (yet) in experiments).
20051210	Beginning the work on native dyntrans backends (by making a
		simple skeleton; so far only for Alpha hosts).
20051211	Some very minor SPARC updates.
20051215	Fixing a bug in the MIPS mul (note: not mult) instruction,
		so it also works with non-64-bit emulation. (Thanks to Alec
		Voropay for noticing the problem.)
20051216	More work on the fake/empty/simple/skeleton/whatever backend;
		performance doesn't increase, so this isn't really worth it,
		but it was probably worth it to prepare for a real backend
		later.
20051219	More instr call statistics gathering and analysis stuff.
20051220	Another fix for MIPS 'mul'. Also converting mul and {d,}cl{o,z}
		to dyntrans.
		memory_ppc.c syntax error fix (noticed by Peter Valchev).
		Beginning to move out machines from src/machine.c into
		individual files in src/machines (in a way similar to the
		autodev system for devices).
20051222	Updating the documentation regarding NetBSD/pmax 3.0.
20051223	- " - NetBSD/cats 3.0.
20051225	- " - NetBSD/hpcmips 3.0.
20051226	Continuing on the machine registry redesign.
		Adding support for ARM rrx (33-bit rotate).
		Fixing some signed/unsigned issues (exposed by gcc -W).
20051227	Fixing the bug which prevented a NetBSD/prep 3.0 install kernel
		from starting (triggered when an mtmsr was the last instruction
		on a page). Unfortunately not enough to get the kernel to run
		as well as the 2.1 kernels did.
20051230	Some dyntrans refactoring.
20051231	Continuing on the machine registry redesign.
20060101-10	Continuing... moving more machines. Moving MD interrupt stuff
		from machine.c into a new src/machines/interrupts.c.
20060114	Adding various mvmeppc machine skeletons.
20060115	Continuing on mvme* stuff. NetBSD/mvmeppc prints boot messages
		(for MVME1600) and reaches the root device prompt, but no
		specific hardware devices are emulated yet.
20060116	Minor updates to the mvme1600 emulation mode; the Eagle PCI bus
		seems to work without much modification, and a 21143 can be
		detected, interrupts might work (but untested so far).
		Adding a fake MK48Txx (mkclock) device, for NetBSD/mvmeppc.
20060121	Adding an aux control register for ARM. (A BIG thank you to
		Olivier Houchard for tracking down this bug.)
20060122	Adding more ARM instructions (smulXY), and dev_iq80321_7seg.
20060124	Adding disassembly of more ARM instructions (mia*, mra/mar),
		and some semi-bogus XScale and i80321 registers.
20060201-02	Various minor updates. Moving the last machines out of
		machine.c.
20060204	Adding a -c command line option, for running debugger commands
		before the simulation starts, but after all files have been
		loaded.
		Minor iq80321-related updates.
20060209	Minor hacks (DEVINIT macro, etc).
		Preparing for the generalization of the 64-bit dyntrans address
		translation subsystem.
20060216	Adding ARM ldrd (double-register load).
20060217	Continuing on various ARM-related stuff.
20060218	More progress on the ATA/wdc emulation for NetBSD/iq80321.
		NetBSD/evbarm can now be installed :-)  Updating the docs, etc.
		Continuing on Algor emulation.

==============  RELEASE 0.3.8  ==============


1 dpavlin 4 /*
2 dpavlin 22 * Copyright (C) 2003-2006 Anders Gavare. All rights reserved.
3 dpavlin 4 *
4     * Redistribution and use in source and binary forms, with or without
5     * modification, are permitted provided that the following conditions are met:
6     *
7     * 1. Redistributions of source code must retain the above copyright
8     * notice, this list of conditions and the following disclaimer.
9     * 2. Redistributions in binary form must reproduce the above copyright
10     * notice, this list of conditions and the following disclaimer in the
11     * documentation and/or other materials provided with the distribution.
12     * 3. The name of the author may not be used to endorse or promote products
13     * derived from this software without specific prior written permission.
14     *
15     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25     * SUCH DAMAGE.
26     *
27     *
28 dpavlin 22 * $Id: dev_rd94.c,v 1.34 2006/02/09 20:02:59 debug Exp $
29 dpavlin 4 *
30     * Used by NEC-RD94, -R94, and -R96.
31     */
32    
33     #include <stdio.h>
34     #include <stdlib.h>
35     #include <string.h>
36    
37     #include "bus_pci.h"
38     #include "cop0.h"
39     #include "cpu.h"
40     #include "cpu_mips.h"
41     #include "device.h"
42     #include "machine.h"
43     #include "memory.h"
44     #include "misc.h"
45    
46     #include "rd94.h"
47    
48    
49     #define RD94_TICK_SHIFT 14
50    
51     #define DEV_RD94_LENGTH 0x1000
52    
53     struct rd94_data {
54     struct pci_data *pci_data;
55     uint32_t reg[DEV_RD94_LENGTH / 4];
56     int pciirq;
57    
58     int intmask;
59     int interval;
60     int interval_start;
61     };
62    
63    
64     /*
65     * dev_rd94_tick():
66     */
67     void dev_rd94_tick(struct cpu *cpu, void *extra)
68     {
69     struct rd94_data *d = extra;
70    
71     /* TODO: hm... intmask !=0 ? */
72     if (d->interval_start > 0 && d->interval > 0 && d->intmask != 0) {
73     d->interval --;
74     if (d->interval <= 0) {
75     debug("[ rd94: interval timer interrupt ]\n");
76     cpu_interrupt(cpu, 5);
77     }
78     }
79     }
80    
81    
82     /*
83     * dev_rd94_access():
84     */
85 dpavlin 22 DEVICE_ACCESS(rd94)
86 dpavlin 4 {
87     struct rd94_data *d = (struct rd94_data *) extra;
88     uint64_t idata = 0, odata = 0;
89 dpavlin 22 int regnr, bus, dev, func, pcireg;
90 dpavlin 4
91 dpavlin 18 if (writeflag == MEM_WRITE)
92     idata = memory_readmax64(cpu, data, len);
93    
94 dpavlin 4 regnr = relative_addr / sizeof(uint32_t);
95    
96     switch (relative_addr) {
97 dpavlin 22
98 dpavlin 4 case RD94_SYS_CONFIG:
99     if (writeflag == MEM_WRITE) {
100     fatal("[ rd94: write to CONFIG: 0x%llx ]\n",
101     (long long)idata);
102     } else {
103     odata = 0;
104     fatal("[ rd94: read from CONFIG: 0x%llx ]\n",
105     (long long)odata);
106     }
107     break;
108 dpavlin 22
109 dpavlin 4 case RD94_SYS_INTSTAT1: /* LB (Local Bus ???) */
110     if (writeflag == MEM_WRITE) {
111     } else {
112     /* Return value is (irq level + 1) << 2 */
113     odata = (8+1) << 2;
114    
115     /* Ugly hack: */
116     if ((cpu->cd.mips.coproc[0]->reg[COP0_CAUSE] & 0x800)
117     == 0)
118     odata = 0;
119     }
120     debug("[ rd94: intstat1 ]\n");
121     /* cpu_interrupt_ack(cpu, 3); */
122     break;
123 dpavlin 22
124 dpavlin 4 case RD94_SYS_INTSTAT2: /* PCI/EISA */
125     if (writeflag == MEM_WRITE) {
126     } else {
127     odata = 0; /* TODO */
128     }
129     debug("[ rd94: intstat2 ]\n");
130     /* cpu_interrupt_ack(cpu, 4); */
131     break;
132 dpavlin 22
133 dpavlin 4 case RD94_SYS_INTSTAT3: /* IT (Interval Timer) */
134     if (writeflag == MEM_WRITE) {
135     } else {
136     odata = 0; /* return value does not matter? */
137     }
138     debug("[ rd94: intstat3 ]\n");
139     cpu_interrupt_ack(cpu, 5);
140     d->interval = d->interval_start;
141     break;
142 dpavlin 22
143 dpavlin 4 case RD94_SYS_INTSTAT4: /* IPI */
144     if (writeflag == MEM_WRITE) {
145     } else {
146     odata = 0; /* return value does not matter? */
147     }
148     fatal("[ rd94: intstat4 ]\n");
149     cpu_interrupt_ack(cpu, 6);
150     break;
151 dpavlin 22
152 dpavlin 4 case RD94_SYS_CPUID:
153     if (writeflag == MEM_WRITE) {
154     fatal("[ rd94: write to CPUID: 0x%llx ]\n",
155     (long long)idata);
156     } else {
157     odata = cpu->cpu_id;
158     fatal("[ rd94: read from CPUID: 0x%llx ]\n",
159     (long long)odata);
160     }
161     break;
162 dpavlin 22
163 dpavlin 4 case RD94_SYS_EXT_IMASK:
164     if (writeflag == MEM_WRITE) {
165     d->intmask = idata;
166     } else {
167     odata = d->intmask;
168     }
169     break;
170 dpavlin 22
171 dpavlin 4 case RD94_SYS_IT_VALUE:
172     if (writeflag == MEM_WRITE) {
173     d->interval = d->interval_start = idata;
174     debug("[ rd94: setting Interval Timer value to %i ]\n",
175     (int)idata);
176     } else {
177     odata = d->interval_start;
178     /* TODO: or d->interval ? */;
179     }
180     break;
181 dpavlin 22
182 dpavlin 4 case RD94_SYS_PCI_CONFADDR:
183 dpavlin 22 bus_pci_decompose_1(idata, &bus, &dev, &func, &pcireg);
184     bus_pci_setaddr(cpu, d->pci_data, bus, dev, func, pcireg);
185     break;
186    
187 dpavlin 4 case RD94_SYS_PCI_CONFDATA:
188 dpavlin 22 bus_pci_data_access(cpu, d->pci_data, writeflag == MEM_READ?
189     &odata : &idata, len, writeflag);
190 dpavlin 4 break;
191 dpavlin 22
192     default:if (writeflag == MEM_WRITE) {
193 dpavlin 4 fatal("[ rd94: unimplemented write to address 0x%x, "
194     "data=0x%02x ]\n", (int)relative_addr, (int)idata);
195     } else {
196     fatal("[ rd94: unimplemented read from address 0x%x"
197     " ]\n", (int)relative_addr);
198     }
199     }
200    
201     if (writeflag == MEM_READ)
202     memory_writemax64(cpu, data, len, odata);
203    
204     return 1;
205     }
206    
207    
208 dpavlin 22 DEVINIT(rd94)
209 dpavlin 4 {
210     struct rd94_data *d = malloc(sizeof(struct rd94_data));
211     if (d == NULL) {
212     fprintf(stderr, "out of memory\n");
213     exit(1);
214     }
215     memset(d, 0, sizeof(struct rd94_data));
216     d->pciirq = devinit->irq_nr;
217 dpavlin 22 d->pci_data = bus_pci_init(devinit->machine, d->pciirq,
218     0,0, 0,0,0, 0,0,0);
219 dpavlin 4
220     memory_device_register(devinit->machine->memory, devinit->name,
221     devinit->addr, DEV_RD94_LENGTH,
222 dpavlin 20 dev_rd94_access, (void *)d, DM_DEFAULT, NULL);
223 dpavlin 4
224     machine_add_tickfunction(devinit->machine, dev_rd94_tick,
225     d, RD94_TICK_SHIFT);
226    
227     devinit->return_ptr = d->pci_data;
228    
229     return 1;
230     }
231    

  ViewVC Help
Powered by ViewVC 1.1.26