/[gxemul]/upstream/0.3.6/src/include/cpu_sparc.h
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /upstream/0.3.6/src/include/cpu_sparc.h

Parent Directory Parent Directory | Revision Log Revision Log


Revision 15 - (show annotations)
Mon Oct 8 16:18:56 2007 UTC (16 years, 7 months ago) by dpavlin
File MIME type: text/plain
File size: 4074 byte(s)
0.3.6
1 #ifndef CPU_SPARC_H
2 #define CPU_SPARC_H
3
4 /*
5 * Copyright (C) 2005 Anders Gavare. All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions are met:
9 *
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 *
30 *
31 * $Id: cpu_sparc.h,v 1.9 2005/08/28 20:16:24 debug Exp $
32 */
33
34 #include "misc.h"
35
36
37 struct cpu_family;
38
39
40 #define SPARC_N_IC_ARGS 3
41 #define SPARC_INSTR_ALIGNMENT_SHIFT 2
42 #define SPARC_IC_ENTRIES_SHIFT 10
43 #define SPARC_IC_ENTRIES_PER_PAGE (1 << SPARC_IC_ENTRIES_SHIFT)
44 #define SPARC_PC_TO_IC_ENTRY(a) (((a)>>SPARC_INSTR_ALIGNMENT_SHIFT) \
45 & (SPARC_IC_ENTRIES_PER_PAGE-1))
46 #define SPARC_ADDR_TO_PAGENR(a) ((a) >> (SPARC_IC_ENTRIES_SHIFT \
47 + SPARC_INSTR_ALIGNMENT_SHIFT))
48
49 struct sparc_instr_call {
50 void (*f)(struct cpu *, struct sparc_instr_call *);
51 size_t arg[SPARC_N_IC_ARGS];
52 };
53
54 /* Translation cache struct for each physical page: */
55 struct sparc_tc_physpage {
56 uint32_t next_ofs; /* or 0 for end of chain */
57 uint64_t physaddr;
58 int flags;
59 struct sparc_instr_call ics[SPARC_IC_ENTRIES_PER_PAGE + 1];
60 };
61
62 #define SPARC_N_VPH_ENTRIES 1048576
63
64 #define SPARC_MAX_VPH_TLB_ENTRIES 256
65 struct sparc_vpg_tlb_entry {
66 int valid;
67 int writeflag;
68 int64_t timestamp;
69 unsigned char *host_page;
70 uint64_t vaddr_page;
71 uint64_t paddr_page;
72 };
73
74 struct sparc_cpu {
75 /* TODO */
76 uint64_t r_i[8];
77
78
79 /*
80 * Instruction translation cache:
81 */
82
83 /* cur_ic_page is a pointer to an array of SPARC_IC_ENTRIES_PER_PAGE
84 instruction call entries. next_ic points to the next such
85 call to be executed. */
86 struct sparc_tc_physpage *cur_physpage;
87 struct sparc_instr_call *cur_ic_page;
88 struct sparc_instr_call *next_ic;
89
90
91 /*
92 * Virtual -> physical -> host address translation:
93 *
94 * host_load and host_store point to arrays of SPARC_N_VPH_ENTRIES
95 * pointers (to host pages); phys_addr points to an array of
96 * SPARC_N_VPH_ENTRIES uint32_t.
97 */
98
99 struct sparc_vpg_tlb_entry vph_tlb_entry[SPARC_MAX_VPH_TLB_ENTRIES];
100 unsigned char *host_load[SPARC_N_VPH_ENTRIES];
101 unsigned char *host_store[SPARC_N_VPH_ENTRIES];
102 uint32_t phys_addr[SPARC_N_VPH_ENTRIES];
103 struct sparc_tc_physpage *phys_page[SPARC_N_VPH_ENTRIES];
104 };
105
106
107 /* cpu_sparc.c: */
108 void sparc_update_translation_table(struct cpu *cpu, uint64_t vaddr_page,
109 unsigned char *host_page, int writeflag, uint64_t paddr_page);
110 void sparc_invalidate_translation_caches_paddr(struct cpu *cpu, uint64_t, int);
111 void sparc_invalidate_code_translation(struct cpu *cpu, uint64_t, int);
112 int sparc_memory_rw(struct cpu *cpu, struct memory *mem, uint64_t vaddr,
113 unsigned char *data, size_t len, int writeflag, int cache_flags);
114 int sparc_cpu_family_init(struct cpu_family *);
115
116
117 #endif /* CPU_SPARC_H */

  ViewVC Help
Powered by ViewVC 1.1.26