/[gxemul]/trunk/src/include/opcodes_ppc.h
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/include/opcodes_ppc.h

Parent Directory Parent Directory | Revision Log Revision Log


Revision 12 - (show annotations)
Mon Oct 8 16:18:38 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 5944 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.905 2005/08/16 09:16:24 debug Exp $
20050628	Continuing the work on the ARM translation engine. end_of_page
		works. Experimenting with load/store translation caches
		(virtual -> physical -> host).
20050629	More ARM stuff (memory access translation cache, mostly). This
		might break a lot of stuff elsewhere, probably some MIPS-
		related translation things.
20050630	Many load/stores are now automatically generated and included
		into cpu_arm_instr.c; 1024 functions in total (!).
		Fixes based on feedback from Alec Voropay: only print 8 hex
		digits instead of 16 in some cases when emulating 32-bit
		machines; similar 8 vs 16 digit fix for breakpoint addresses;
		4Kc has 16 TLB entries, not 48; the MIPS config select1
		register is now printed with "reg ,0".
		Also changing many other occurances of 16 vs 8 digit output.
		Adding cache associativity fields to mips_cpu_types.h; updating
		some other cache fields; making the output of
		mips_cpu_dumpinfo() look nicer.
		Generalizing the bintrans stuff for device accesses to also
		work with the new translation system. (This might also break
		some MIPS things.)
		Adding multi-load/store instructions to the ARM disassembler
		and the translator, and some optimizations of various kinds.
20050701	Adding a simple dev_disk (it can read/write sectors from
		disk images).
20050712	Adding dev_ether (a simple ethernet send/receive device).
		Debugger command "ninstrs" for toggling show_nr_of_instructions
		during runtime.
		Removing the framebuffer logo.
20050713	Continuing on dev_ether.
		Adding a dummy cpu_alpha (again).
20050714	More work on cpu_alpha.
20050715	More work on cpu_alpha. Many instructions work, enough to run
		a simple framebuffer fill test (similar to the ARM test).
20050716	More Alpha stuff.
20050717	Minor updates (Alpha stuff).
20050718	Minor updates (Alpha stuff).
20050719	Generalizing some Alpha instructions.
20050720	More Alpha-related updates.
20050721	Continuing on cpu_alpha. Importing rpb.h from NetBSD/alpha.
20050722	Alpha-related updates: userland stuff (Hello World using
		write() compiled statically for FreeBSD/Alpha runs fine), and
		more instructions are now implemented.
20050723	Fixing ldq_u and stq_u.
		Adding more instructions (conditional moves, masks, extracts,
		shifts).
20050724	More FreeBSD/Alpha userland stuff, and adding some more
		instructions (inserts).
20050725	Continuing on the Alpha stuff. (Adding dummy ldt/stt.)
		Adding a -A command line option to turn off alignment checks
		in some cases (for translated code).
		Trying to remove the old bintrans code which updated the pc
		and nr_of_executed_instructions for every instruction.
20050726	Making another attempt att removing the pc/nr of instructions
		code. This time it worked, huge performance increase for
		artificial test code, but performance loss for real-world
		code :-( so I'm scrapping that code for now.
		Tiny performance increase on Alpha (by using ret instead of
		jmp, to play nice with the Alpha's branch prediction) for the
		old MIPS bintrans backend.
20050727	Various minor fixes and cleanups.
20050728	Switching from a 2-level virtual to host/physical translation
		system for ARM emulation, to a 1-level translation.
		Trying to switch from 2-level to 1-level for the MIPS bintrans
		system as well (Alpha only, so far), but there is at least one
		problem: caches and/or how they work with device mappings.
20050730	Doing the 2-level to 1-level conversion for the i386 backend.
		The cache/device bug is still there for R2K/3K :(
		Various other minor updates (Malta etc).
		The mc146818 clock now updates the UIP bit in a way which works
		better with Linux for at least sgimips and Malta emulation.
		Beginning the work on refactoring the dyntrans system.
20050731	Continuing the dyntrans refactoring.
		Fixing a small but serious host alignment bug in memory_rw.
		Adding support for big-endian load/stores to the i386 bintrans
		backend.
		Another minor i386 bintrans backend update: stores from the
		zero register are now one (or two) loads shorter.
		The slt and sltu instructions were incorrectly implemented for
		the i386 backend; only using them for 32-bit mode for now.
20050801	Continuing the dyntrans refactoring.
		Cleanup of the ns16550 serial controller (removing unnecessary
		code).
		Bugfix (memory corruption bug) in dev_gt, and a patch/hack from
		Alec Voropay for Linux/Malta.
20050802	More cleanup/refactoring of the dyntrans subsystem: adding
		phys_page pointers to the lookup tables, for quick jumps
		between translated pages.
		Better fix for the ns16550 device (but still no real FIFO
		functionality).
		Converting cpu_ppc to the new dyntrans system. This means that
		I will have to start from scratch with implementing each
		instruction, and figure out how to implement dual 64/32-bit
		modes etc.
		Removing the URISC CPU family, because it was useless.
20050803	When selecting a machine type, the main type can now be omitted
		if the subtype name is unique. (I.e. -E can be omitted.)
		Fixing a dyntrans/device update bug. (Writes to offset 0 of
		a device could sometimes go unnoticed.)
		Adding an experimental "instruction combination" hack for
		ARM for memset-like byte fill loops.
20050804	Minor progress on cpu_alpha and related things.
		Finally fixing the MIPS dmult/dmultu bugs.
		Fixing some minor TODOs.
20050805	Generalizing the 8259 PIC. It now also works with Cobalt
		and evbmips emulation, in addition to the x86 hack.
		Finally converting the ns16550 device to use devinit.
		Continuing the work on the dyntrans system. Thinking about
		how to add breakpoints.
20050806	More dyntrans updates. Breakpoints seem to work now.
20050807	Minor updates: cpu_alpha and related things; removing
		dev_malta (as it isn't used any more).
		Dyntrans: working on general "show trace tree" support.
		The trace tree stuff now works with both the old MIPS code and
		with newer dyntrans modes. :)
		Continuing on Alpha-related stuff (trying to get *BSD to boot
		a bit further, adding more instructions, etc).
20050808	Adding a dummy IA64 cpu family, and continuing the refactoring
		of the dyntrans system.
		Removing the regression test stuff, because it was more or
		less useless.
		Adding loadlinked/storeconditional type instructions to the
		Alpha emulation. (Needed for Linux/alpha. Not very well tested
		yet.)
20050809	The function call trace tree now prints a per-function nr of
		arguments. (Semi-meaningless, since that data isn't read yet
		from the ELFs; some hardcoded symbols such as memcpy() and
		strlen() work fine, though.)
		More dyntrans refactoring; taking out more of the things that
		are common to all cpu families.
20050810	Working on adding support for "dual mode" for PPC dyntrans
		(i.e. both 64-bit and 32-bit modes).
		(Re)adding some simple PPC instructions.
20050811	Adding a dummy M68K cpu family. The dyntrans system isn't ready
		for variable-length ISAs yet, so it's completely bogus so far.
		Re-adding more PPC instructions.
		Adding a hack to src/file.c which allows OpenBSD/mac68k a.out
		kernels to be loaded.
		Beginning to add PPC loads/stores. So far they only work in
		32-bit mode.
20050812	The configure file option "add_remote" now accepts symbolic
		host names, in addition to numeric IPv4 addresses.
		Re-adding more PPC instructions.
20050814	Continuing to port back more PPC instructions.
		Found and fixed the cache/device write-update bug for 32-bit
		MIPS bintrans. :-)
		Triggered a really weird and annoying bug in Compaq's C
		compiler; ccc sometimes outputs code which loads from an
		address _before_ checking whether the pointer was NULL or not.
		(I'm not sure how to handle this problem.)
20050815	Removing all of the old x86 instruction execution code; adding
		a new (dummy) dyntrans module for x86.
		Taking the first steps to extend the dyntrans system to support
		variable-length instructions.
		Slowly preparing for the next release.
20050816	Adding a dummy SPARC cpu module.
		Minor updates (documentation etc) for the release.

==============  RELEASE 0.3.5  ==============


1 #ifndef OPCODES_PPC_H
2 #define OPCODES_PPC_H
3
4 /*
5 * Copyright (C) 2005 Anders Gavare. All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions are met:
9 *
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 *
30 *
31 * $Id: opcodes_ppc.h,v 1.28 2005/08/15 05:59:54 debug Exp $
32 *
33 *
34 * PPC and POWER opcodes. These are gathered from various sources.
35 * Note: The define uses the PPC name, not the POWER name, when they differ.
36 */
37
38 #define PPC_HI6_MULLI 0x07
39 #define PPC_HI6_SUBFIC 0x08
40
41 #define PPC_HI6_CMPLI 0x0a
42 #define PPC_HI6_CMPI 0x0b
43 #define PPC_HI6_ADDIC 0x0c
44 #define PPC_HI6_ADDIC_DOT 0x0d
45 #define PPC_HI6_ADDI 0x0e
46 #define PPC_HI6_ADDIS 0x0f
47 #define PPC_HI6_BC 0x10
48 #define PPC_HI6_SC 0x11
49 #define PPC_HI6_B 0x12
50 #define PPC_HI6_19 0x13
51 #define PPC_19_MCRF 0
52 #define PPC_19_BCLR 16
53 #define PPC_19_CRNOR 33
54 #define PPC_19_CRANDC 129
55 #define PPC_19_ISYNC 150
56 #define PPC_19_CRXOR 193
57 #define PPC_19_CRNAND 225
58 #define PPC_19_CRAND 257
59 #define PPC_19_CREQV 289
60 #define PPC_19_CRORC 417
61 #define PPC_19_CROR 449
62 #define PPC_19_BCCTR 528
63 #define PPC_HI6_RLWIMI 0x14
64 #define PPC_HI6_RLWINM 0x15
65
66 #define PPC_HI6_ORI 0x18
67 #define PPC_HI6_ORIS 0x19
68 #define PPC_HI6_XORI 0x1a
69 #define PPC_HI6_XORIS 0x1b
70 #define PPC_HI6_ANDI_DOT 0x1c
71 #define PPC_HI6_ANDIS_DOT 0x1d
72 #define PPC_HI6_30 0x1e
73 #define PPC_30_RLDICL 0x0
74 #define PPC_30_RLDICR 0x1
75 #define PPC_HI6_31 0x1f
76 #define PPC_31_CMP 0
77 #define PPC_31_SUBFC 8
78 #define PPC_31_ADDC 10
79 #define PPC_31_MULHWU 11
80 #define PPC_31_MFCR 19
81 #define PPC_31_LWZX 23
82 #define PPC_31_SLW 24
83 #define PPC_31_CNTLZW 26
84 #define PPC_31_AND 28
85 #define PPC_31_CMPL 32
86 #define PPC_31_SUBF 40
87 #define PPC_31_DCBST 54
88 #define PPC_31_LWZUX 55
89 #define PPC_31_ANDC 60
90 #define PPC_31_MULHW 75
91 #define PPC_31_MFMSR 83
92 #define PPC_31_DCBF 86
93 #define PPC_31_LBZX 87
94 #define PPC_31_NEG 104
95 #define PPC_31_CLF 118
96 #define PPC_31_LBZUX 119
97 #define PPC_31_NOR 124
98 #define PPC_31_SUBFE 136
99 #define PPC_31_ADDE 138
100 #define PPC_31_MTCRF 144
101 #define PPC_31_MTMSR 146
102 #define PPC_31_STDX 149
103 #define PPC_31_STWX 151
104 #define PPC_31_STDUX 181
105 #define PPC_31_STWUX 183
106 #define PPC_31_SUBFZE 200
107 #define PPC_31_ADDZE 202
108 #define PPC_31_MTSR 210
109 #define PPC_31_STBX 215
110 #define PPC_31_MULLW 235
111 #define PPC_31_MTSRIN 242
112 #define PPC_31_DCBTST 246
113 #define PPC_31_STBUX 247
114 #define PPC_31_ADD 266
115 #define PPC_31_DCBT 278
116 #define PPC_31_LHZX 279
117 #define PPC_31_TLBIE 306
118 #define PPC_31_LHZUX 311
119 #define PPC_31_XOR 316
120 #define PPC_31_MFSPR 339
121 #define PPC_31_MFTB 371
122 #define PPC_31_STHX 407
123 #define PPC_31_ORC 412
124 #define PPC_31_STHUX 439
125 #define PPC_31_OR 444
126 #define PPC_31_DCCCI 454
127 #define PPC_31_DIVWU 459
128 #define PPC_31_MTSPR 467
129 #define PPC_31_DCBI 470
130 #define PPC_31_NAND 476
131 #define PPC_31_DIVW 491
132 #define PPC_31_CLI 502
133 #define PPC_31_SUBFCO 520
134 #define PPC_31_ADDCO 522
135 #define PPC_31_LWBRX 534
136 #define PPC_31_SRW 536
137 #define PPC_31_SUBFO 552
138 #define PPC_31_TLBSYNC 566
139 #define PPC_31_LSWI 597
140 #define PPC_31_SYNC 598
141 #define PPC_31_NEGO 616
142 #define PPC_31_DCLST 630
143 #define PPC_31_SUBFEO 648
144 #define PPC_31_ADDEO 650
145 #define PPC_31_MFSRIN 659
146 #define PPC_31_STWBRX 662
147 #define PPC_31_SUBFZEO 712
148 #define PPC_31_ADDZEO 714
149 #define PPC_31_STSWI 725
150 #define PPC_31_MULLWO 747
151 #define PPC_31_ADDO 778
152 #define PPC_31_LHBRX 790
153 #define PPC_31_SRAW 792
154 #define PPC_31_SRAWI 824
155 #define PPC_31_EIEIO 854
156 #define PPC_31_STHBRX 918
157 #define PPC_31_EXTSH 922
158 #define PPC_31_EXTSB 954
159 #define PPC_31_ICCCI 966
160 #define PPC_31_DIVWUO 971
161 #define PPC_31_ICBI 982
162 #define PPC_31_EXTSW 986
163 #define PPC_31_DIVWO 1003
164 #define PPC_31_DCBZ 1014
165 #define PPC_HI6_LWZ 0x20
166 #define PPC_HI6_LWZU 0x21
167 #define PPC_HI6_LBZ 0x22
168 #define PPC_HI6_LBZU 0x23
169 #define PPC_HI6_STW 0x24
170 #define PPC_HI6_STWU 0x25
171 #define PPC_HI6_STB 0x26
172 #define PPC_HI6_STBU 0x27
173 #define PPC_HI6_LHZ 0x28
174 #define PPC_HI6_LHZU 0x29
175 #define PPC_HI6_LHA 0x2a
176 #define PPC_HI6_LHAU 0x2b
177 #define PPC_HI6_STH 0x2c
178 #define PPC_HI6_STHU 0x2d
179 #define PPC_HI6_LMW 0x2e
180 #define PPC_HI6_STMW 0x2f
181
182 #define PPC_HI6_LFD 0x32
183
184 #define PPC_HI6_STFD 0x36
185
186 #endif /* OPCODES_PPC_H */

  ViewVC Help
Powered by ViewVC 1.1.26