/[gxemul]/trunk/src/include/cpu_x86.h
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/include/cpu_x86.h

Parent Directory Parent Directory | Revision Log Revision Log


Revision 14 - (hide annotations)
Mon Oct 8 16:18:51 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 10483 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.982 2005/10/07 22:45:32 debug Exp $
20050816	Some success in decoding the way the SGI O2 PROM draws graphics
		during bootup; lines/rectangles and bitmaps work, enough to
		show the bootlogo etc. :-)
		Adding more PPC instructions, and (dummy) BAT registers.
20050817	Updating the pckbc to support scancode type 3 keyboards
		(required in order to interact with the SGI O2 PROM).
		Adding more PPC instructions.
20050818	Adding more ARM instructions; general register forms.
		Importing armreg.h from NetBSD (ARM cpu ids). Adding a (dummy)
		CATS machine mode (using SA110 as the default CPU).
		Continuing on general dyntrans related stuff.
20050819	Register forms for ARM load/stores. Gaah! The Compaq C Compiler
		bug is triggered for ARM loads as well, not just PPC :-(
		Adding full support for ARM PC-relative load/stores, and load/
		stores where the PC register is the destination register.
		Adding support for ARM a.out binaries.
20050820	Continuing to add more ARM instructions, and correcting some
		bugs. Continuing on CATS emulation.
		More work on the PPC stuff.
20050821	Minor PPC and ARM updates. Adding more machine types.
20050822	All ARM "data processing instructions" are now generated
		automatically.
20050824	Beginning the work on the ARM system control coprocessor.
		Adding support for ARM halfword load/stores, and signed loads.
20050825	Fixing an important bug related to the ARM condition codes.
		OpenBSD/zaurus and NetBSD/netwinder now print some boot
		messages. :)
		Adding a dummy SH (Hitachi SuperH) cpu family.
		Beginning to add some ARM virtual address translation.
		MIPS bugfixes: unaligned PC now cause an ADEL exception (at
		least for non-bintrans execution), and ADEL/ADES (not
		TLBL/TLBS) are used if userland tries to access kernel space.
		(Thanks to Joshua Wise for making me aware of these bugs.)
20050827	More work on the ARM emulation, and various other updates.
20050828	More ARM updates.
		Finally taking the time to work on translation invalidation
		(i.e. invalidating translated code mappings when memory is
		written to). Hopefully this doesn't break anything.
20050829	Moving CPU related files from src/ to a new subdir, src/cpus/.
		Moving PROM emulation stuff from src/ to src/promemul/.
		Better debug instruction trace for ARM loads and stores.
20050830	Various ARM updates (correcting CMP flag calculation, etc).
20050831	PPC instruction updates. (Flag fixes, etc.)
20050901	Various minor PPC and ARM instruction emulation updates.
		Minor OpenFirmware emulation updates.
20050903	Adding support for adding arbitrary ARM coprocessors (with
		the i80321 I/O coprocessor as a first test).
		Various other ARM and PPC updates.
20050904	Adding some SHcompact disassembly routines.
20050907	(Re)adding a dummy HPPA CPU module, and a dummy i960 module.
20050908	Began hacking on some Apple Partition Table support.
20050909	Adding support for loading Mach-O (Darwin PPC) binaries.
20050910	Fixing an ARM bug (Carry flag was incorrectly updated for some
		data processing instructions); OpenBSD/cats and NetBSD/
		netwinder get quite a bit further now.
		Applying a patch to dev_wdc, and a one-liner to dev_pcic, to
		make them work better when emulating new versions of OpenBSD.
		(Thanks to Alexander Yurchenko for the patches.)
		Also doing some other minor updates to dev_wdc. (Some cleanup,
		and finally converting to devinit, etc.)
20050912	IRIX doesn't have u_int64_t by default (noticed by Andreas
		<avr@gnulinux.nl>); configure updated to reflect this.
		Working on ARM register bank switching, CPSR vs SPSR issues,
		and beginning the work on interrupt/exception support.
20050913	Various minor ARM updates (speeding up load/store multiple,
		and fixing a ROR bug in R(); NetBSD/cats now boots as far as
		OpenBSD/cats).
20050917	Adding a dummy Atmel AVR (8-bit) cpu family skeleton.
20050918	Various minor updates.
20050919	Symbols are now loaded from Mach-O executables.
		Continuing the work on adding ARM exception support.
20050920	More work on ARM stuff: OpenBSD/cats and NetBSD/cats reach
		userland! :-)
20050921	Some more progress on ARM interrupt specifics.
20050923	Fixing linesize for VR4121 (patch by Yurchenko). Also fixing
		linesizes/cachesizes for some other VR4xxx.
		Adding a dummy Acer Labs M1543 PCI-ISA bridge (for CATS) and a
		dummy Symphony Labs 83C553 bridge (for Netwinder), usable by 
		dev_footbridge.
20050924	Some PPC progress.
20050925	More PPC progress.
20050926	PPC progress (fixing some bugs etc); Darwin's kernel gets
		slightly further than before.
20050928	Various updates: footbridge/ISA/pciide stuff, and finally
		fixing the VGA text scroll-by-changing-the-base-offset bug.
20050930	Adding a dummy S3 ViRGE pci card for CATS emulation, which
		both NetBSD and OpenBSD detects as VGA.
		Continuing on Footbridge (timers, ISA interrupt stuff).
20051001	Continuing... there are still bugs, probably interrupt-
		related.
20051002	More work on the Footbridge (interrupt stuff).
20051003	Various minor updates. (Trying to find the bug(s).)
20051004	Continuing on the ARM stuff.
20051005	More ARM-related fixes.
20051007	FINALLY! Found and fixed 2 ARM bugs: 1 memory related, and the
		other was because of an error in the ARM manual (load multiple
		with the S-bit set should _NOT_ load usermode registers, as the
		manual says, but it should load saved registers, which may or
		may not happen to be usermode registers).
		NetBSD/cats and OpenBSD/cats seem to install fine now :-)
		except for a minor bug at the end of the OpenBSD/cats install.
		Updating the documentation, preparing for the next release.
20051008	Continuing with release testing and cleanup.

1 dpavlin 4 #ifndef CPU_X86_H
2     #define CPU_X86_H
3    
4     /*
5     * Copyright (C) 2005 Anders Gavare. All rights reserved.
6     *
7     * Redistribution and use in source and binary forms, with or without
8     * modification, are permitted provided that the following conditions are met:
9     *
10     * 1. Redistributions of source code must retain the above copyright
11     * notice, this list of conditions and the following disclaimer.
12     * 2. Redistributions in binary form must reproduce the above copyright
13     * notice, this list of conditions and the following disclaimer in the
14     * documentation and/or other materials provided with the distribution.
15     * 3. The name of the author may not be used to endorse or promote products
16     * derived from this software without specific prior written permission.
17     *
18     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28     * SUCH DAMAGE.
29     *
30     *
31 dpavlin 14 * $Id: cpu_x86.h,v 1.33 2005/08/25 17:32:21 debug Exp $
32 dpavlin 4 */
33    
34     #include "misc.h"
35    
36    
37     struct cpu_family;
38    
39     #define N_X86_REGS 16
40    
41     #define x86_reg_names { \
42     "ax", "cx", "dx", "bx", "sp", "bp", "si", "di", \
43     "08", "09", "10", "11", "12", "13", "14", "15" }
44 dpavlin 6 #define x86_reg_names_bytes { \
45     "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh" }
46 dpavlin 4
47     #define X86_R_AX 0
48     #define X86_R_CX 1
49     #define X86_R_DX 2
50     #define X86_R_BX 3
51     #define X86_R_SP 4
52     #define X86_R_BP 5
53     #define X86_R_SI 6
54     #define X86_R_DI 7
55    
56     #define N_X86_SEGS 8
57     /* (All of these 8 are not actually used.) */
58    
59     #define X86_S_ES 0
60     #define X86_S_CS 1
61     #define X86_S_SS 2
62     #define X86_S_DS 3
63     #define X86_S_FS 4
64     #define X86_S_GS 5
65    
66 dpavlin 6 #define x86_seg_names { "es", "cs", "ss", "ds", "fs", "gs", "segr6", "segr7" }
67 dpavlin 4
68     #define N_X86_CREGS 8
69    
70 dpavlin 6 #define N_X86_DREGS 8
71    
72 dpavlin 4 #define x86_cond_names { "o", "b", "z", "be", "s", "p", "l", "le" }
73     #define N_X86_CONDS 8
74    
75     #define X86_MODEL_8086 1
76 dpavlin 6 #define X86_MODEL_80286 2
77     #define X86_MODEL_80386 3
78     #define X86_MODEL_80486 4
79     #define X86_MODEL_PENTIUM 5
80     #define X86_MODEL_AMD64 6
81 dpavlin 4
82     struct x86_model {
83     int model_number;
84     char *name;
85     };
86    
87     #define x86_models { \
88     { X86_MODEL_8086, "8086" }, \
89 dpavlin 6 { X86_MODEL_80286, "80286" }, \
90 dpavlin 4 { X86_MODEL_80386, "80386" }, \
91 dpavlin 6 { X86_MODEL_80486, "80486" }, \
92 dpavlin 4 { X86_MODEL_PENTIUM, "PENTIUM" }, \
93     { X86_MODEL_AMD64, "AMD64" }, \
94     { 0, NULL } \
95     }
96    
97 dpavlin 12 #define X86_N_IC_ARGS 3
98     #define X86_INSTR_ALIGNMENT_SHIFT 0
99     #define X86_IC_ENTRIES_SHIFT 12
100     #define X86_IC_ENTRIES_PER_PAGE (1 << X86_IC_ENTRIES_SHIFT)
101     #define X86_PC_TO_IC_ENTRY(a) ((a) & (X86_IC_ENTRIES_PER_PAGE-1))
102     #define X86_ADDR_TO_PAGENR(a) ((a) >> X86_IC_ENTRIES_SHIFT)
103 dpavlin 4
104 dpavlin 12 struct x86_instr_call {
105     void (*f)(struct cpu *, struct x86_instr_call *);
106     size_t arg[X86_N_IC_ARGS];
107     };
108    
109     /* Translation cache struct for each physical page: */
110     struct x86_tc_physpage {
111     uint32_t next_ofs; /* or 0 for end of chain */
112     uint64_t physaddr;
113     int flags;
114     struct x86_instr_call ics[X86_IC_ENTRIES_PER_PAGE + 1];
115     };
116    
117     #define X86_N_VPH_ENTRIES 1048576
118    
119     #define X86_MAX_VPH_TLB_ENTRIES 256
120     struct x86_vpg_tlb_entry {
121     int valid;
122     int writeflag;
123     int64_t timestamp;
124     unsigned char *host_page;
125     uint64_t vaddr_page;
126     uint64_t paddr_page;
127     };
128    
129 dpavlin 6 struct descriptor_cache {
130     int valid;
131     int default_op_size;
132     int access_rights;
133     int descr_type;
134     int readable;
135     int writable;
136     int granularity;
137     uint64_t base;
138     uint64_t limit;
139     };
140    
141    
142 dpavlin 4 struct x86_cpu {
143     struct x86_model model;
144    
145 dpavlin 6 int halted;
146     int interrupt_asserted;
147 dpavlin 4
148 dpavlin 6 int cursegment; /* NOTE: 0..N_X86_SEGS-1 */
149     int seg_override; /* 0 or 1 */
150 dpavlin 4
151 dpavlin 6 uint64_t tsc; /* time stamp counter */
152    
153     uint64_t gdtr; /* global descriptor table */
154     uint32_t gdtr_limit;
155     uint64_t idtr; /* interrupt descriptor table */
156     uint32_t idtr_limit;
157    
158     uint16_t tr; /* task register */
159     uint64_t tr_base;
160     uint32_t tr_limit;
161     uint16_t ldtr; /* local descriptor table register */
162     uint64_t ldtr_base;
163     uint32_t ldtr_limit;
164    
165 dpavlin 4 uint64_t rflags;
166 dpavlin 6 uint64_t cr[N_X86_CREGS]; /* control registers */
167     uint64_t dr[N_X86_DREGS]; /* debug registers */
168 dpavlin 4
169 dpavlin 6 uint16_t s[N_X86_SEGS]; /* segment selectors */
170     struct descriptor_cache descr_cache[N_X86_SEGS];
171    
172     uint64_t r[N_X86_REGS]; /* GPRs */
173    
174     /* FPU: */
175     uint16_t fpu_sw; /* status word */
176     uint16_t fpu_cw; /* control word */
177    
178     /* MSRs: */
179     uint64_t efer;
180 dpavlin 12
181    
182     /*
183     * Instruction translation cache:
184     */
185    
186     /* cur_ic_page is a pointer to an array of X86_IC_ENTRIES_PER_PAGE
187     instruction call entries. next_ic points to the next such
188     call to be executed. */
189     struct x86_tc_physpage *cur_physpage;
190     struct x86_instr_call *cur_ic_page;
191     struct x86_instr_call *next_ic;
192    
193    
194     /*
195     * Virtual -> physical -> host address translation:
196     *
197     * host_load and host_store point to arrays of X86_N_VPH_ENTRIES
198     * pointers (to host pages); phys_addr points to an array of
199     * X86_N_VPH_ENTRIES uint32_t.
200     */
201    
202     struct x86_vpg_tlb_entry vph_tlb_entry[X86_MAX_VPH_TLB_ENTRIES];
203     unsigned char *host_load[X86_N_VPH_ENTRIES];
204     unsigned char *host_store[X86_N_VPH_ENTRIES];
205     uint32_t phys_addr[X86_N_VPH_ENTRIES];
206     struct x86_tc_physpage *phys_page[X86_N_VPH_ENTRIES];
207 dpavlin 4 };
208    
209    
210     #define X86_FLAGS_CF (1) /* Carry Flag */
211     #define X86_FLAGS_PF (4) /* Parity Flag */
212     #define X86_FLAGS_AF (16) /* Adjust/AuxilaryCarry Flag */
213     #define X86_FLAGS_ZF (64) /* Zero Flag */
214     #define X86_FLAGS_SF (128) /* Sign Flag */
215     #define X86_FLAGS_TF (256) /* Trap Flag */
216     #define X86_FLAGS_IF (512) /* Interrupt Enable Flag */
217     #define X86_FLAGS_DF (1024) /* Direction Flag */
218     #define X86_FLAGS_OF (2048) /* Overflow Flag */
219     /* Bits 12 and 13 are I/O Privilege Level */
220     #define X86_FLAGS_NT (1<<14) /* Nested Task Flag */
221     #define X86_FLAGS_RF (1<<16) /* Resume Flag */
222     #define X86_FLAGS_VM (1<<17) /* VM86 Flag */
223 dpavlin 6 #define X86_FLAGS_AC (1<<18) /* Alignment Check */
224     #define X86_FLAGS_VIF (1<<19) /* ? */
225     #define X86_FLAGS_VIP (1<<20) /* ? */
226     #define X86_FLAGS_ID (1<<21) /* CPUID present */
227 dpavlin 4
228 dpavlin 6 #define X86_CR0_PE 0x00000001 /* Protection Enable */
229     #define X86_CR0_MP 0x00000002
230     #define X86_CR0_EM 0x00000004
231     #define X86_CR0_TS 0x00000008
232     #define X86_CR0_ET 0x00000010
233     #define X86_CR0_NE 0x00000020
234     #define X86_CR0_WP 0x00010000
235     #define X86_CR0_AM 0x00040000
236     #define X86_CR0_NW 0x20000000
237     #define X86_CR0_CD 0x40000000
238     #define X86_CR0_PG 0x80000000 /* Paging Enable */
239 dpavlin 4
240 dpavlin 6 #define X86_CR4_OSXMEX 0x00000400
241     #define X86_CR4_OSFXSR 0x00000200
242     #define X86_CR4_PCE 0x00000100
243     #define X86_CR4_PGE 0x00000080
244     #define X86_CR4_MCE 0x00000040
245     #define X86_CR4_PAE 0x00000020
246     #define X86_CR4_PSE 0x00000010
247     #define X86_CR4_DE 0x00000008
248     #define X86_CR4_TSD 0x00000004 /* Time Stamp Disable */
249     #define X86_CR4_PVI 0x00000002
250     #define X86_CR4_VME 0x00000001
251    
252     /* EFER bits: */
253     #define X86_EFER_FFXSR 0x00004000
254     #define X86_EFER_LMSLE 0x00002000
255     #define X86_EFER_NXE 0x00000800
256     #define X86_EFER_LMA 0x00000400
257     #define X86_EFER_LME 0x00000100 /* Long Mode (64-bit) */
258     #define X86_EFER_SCE 0x00000001
259    
260     /* CPUID feature bits: */
261     #define X86_CPUID_ECX_ETPRD 0x00004000
262     #define X86_CPUID_ECX_CX16 0x00002000 /* cmpxchg16b */
263     #define X86_CPUID_ECX_CID 0x00000400
264     #define X86_CPUID_ECX_TM2 0x00000100
265     #define X86_CPUID_ECX_EST 0x00000080
266     #define X86_CPUID_ECX_DSCPL 0x00000010
267     #define X86_CPUID_ECX_MON 0x00000004
268     #define X86_CPUID_ECX_SSE3 0x00000001
269     #define X86_CPUID_EDX_PBE 0x80000000 /* pending break event */
270     #define X86_CPUID_EDX_IA64 0x40000000
271     #define X86_CPUID_EDX_TM1 0x20000000 /* thermal interrupt */
272     #define X86_CPUID_EDX_HTT 0x10000000 /* hyper threading */
273     #define X86_CPUID_EDX_SS 0x08000000 /* self-snoop */
274     #define X86_CPUID_EDX_SSE2 0x04000000
275     #define X86_CPUID_EDX_SSE 0x02000000
276     #define X86_CPUID_EDX_FXSR 0x01000000
277     #define X86_CPUID_EDX_MMX 0x00800000
278     #define X86_CPUID_EDX_ACPI 0x00400000
279     #define X86_CPUID_EDX_DTES 0x00200000
280     #define X86_CPUID_EDX_CLFL 0x00080000
281     #define X86_CPUID_EDX_PSN 0x00040000
282     #define X86_CPUID_EDX_PSE36 0x00020000
283     #define X86_CPUID_EDX_PAT 0x00010000
284     #define X86_CPUID_EDX_CMOV 0x00008000
285     #define X86_CPUID_EDX_MCA 0x00004000
286     #define X86_CPUID_EDX_PGE 0x00002000 /* global bit in PDE/PTE */
287     #define X86_CPUID_EDX_MTRR 0x00001000
288     #define X86_CPUID_EDX_SEP 0x00000800 /* sysenter/sysexit */
289     #define X86_CPUID_EDX_APIC 0x00000200
290     #define X86_CPUID_EDX_CX8 0x00000100 /* cmpxchg8b */
291     #define X86_CPUID_EDX_MCE 0x00000080
292     #define X86_CPUID_EDX_PAE 0x00000040
293     #define X86_CPUID_EDX_MSR 0x00000020
294     #define X86_CPUID_EDX_TSC 0x00000010
295     #define X86_CPUID_EDX_PSE 0x00000008
296     #define X86_CPUID_EDX_DE 0x00000004
297     #define X86_CPUID_EDX_VME 0x00000002
298     #define X86_CPUID_EDX_FPU 0x00000001
299    
300     /* Extended CPUID flags: */
301     #define X86_CPUID_EXT_ECX_CR8D 0x00000010
302     #define X86_CPUID_EXT_ECX_CMP 0x00000002
303     #define X86_CPUID_EXT_ECX_AHF64 0x00000001
304     #define X86_CPUID_EXT_EDX_LM 0x20000000 /* AMD64 Long Mode */
305     #define X86_CPUID_EXT_EDX_FFXSR 0x02000000
306     /* TODO: Many bits are duplicated in the Extended CPUID bits! */
307    
308     #define X86_IO_BASE 0x1000000000ULL
309    
310     /* Privilege level in the lowest 2 bits of a selector: */
311     #define X86_PL_MASK 0x0003
312     #define X86_RING0 0
313     #define X86_RING1 1
314     #define X86_RING2 2
315     #define X86_RING3 3
316    
317     #define DESCR_TYPE_CODE 1
318     #define DESCR_TYPE_DATA 2
319    
320    
321     #define PROTECTED_MODE (cpu->cd.x86.cr[0] & X86_CR0_PE)
322     #define REAL_MODE (!PROTECTED_MODE)
323    
324 dpavlin 4 /* cpu_x86.c: */
325 dpavlin 6 void reload_segment_descriptor(struct cpu *cpu, int segnr, int selector,
326     uint64_t *curpcp);
327     int x86_interrupt(struct cpu *cpu, int nr, int errcode);
328 dpavlin 4 int x86_memory_rw(struct cpu *cpu, struct memory *mem, uint64_t vaddr,
329     unsigned char *data, size_t len, int writeflag, int cache_flags);
330     int x86_cpu_family_init(struct cpu_family *);
331    
332 dpavlin 14 /* memory_x86.c: */
333     int x86_translate_address(struct cpu *cpu, uint64_t vaddr,
334     uint64_t *return_addr, int flags);
335 dpavlin 4
336     #endif /* CPU_X86_H */

  ViewVC Help
Powered by ViewVC 1.1.26