/[gxemul]/trunk/src/include/cpu_sh.h
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/include/cpu_sh.h

Parent Directory Parent Directory | Revision Log Revision Log


Revision 40 - (show annotations)
Mon Oct 8 16:22:11 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 9356 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1539 2007/05/01 04:03:51 debug Exp $
20070415	Landisk PCLOCK should be 33.33 MHz, not 50 MHz. (This makes
		the clock run at correct speed.)
		FINALLY found and fixed the bug which caused OpenBSD/landisk
		to randomly bug out: an &-sign was missing in the special case
		handling of FPSCR in the 'LDS.L @Rm+,FPSCR' instruction.
		Adding similar special case handling for 'LDC.L @Rm+,SR'
		(calling sh_update_sr() instead of just loading).
		Implementing the 'FCNVSD FPUL,DRn' and 'FCNVDS DRm,FPUL'
		SuperH instructions.
		The 'LDC Rm,SR' instruction now immediately breaks out of the
		dyntrans loop if an interrupt is to be triggered.
20070416	In memory_rw.c, if mapping a page as writable, make sure to
		invalidate code translations even if the data access was a
		read.
		Minor SuperH updates.
20070418	Removing the dummy M68K emulation mode.
		Minor SH update (turning unnecessary sts_mach_rn, sts_macl_rn,
		and sts_pr_rn instruction handlers into mov_rm_rn).
20070419	Beginning to add a skeleton for an M88K mode: Adding a hack to
		allow OpenBSD/m88k a.out binaries to be loaded, and disassembly
		of a few simple 88K instructions.
		Commenting out the 'LDC Rm,SR' fix from a few days ago, because
		it made Linux/dreamcast bug out.
		Adding a hack to dev_sh4.c (an extra translation cache
		invalidation), which allows OpenBSD/landisk to boot ok after
		an install. Upgrading the Landisk machine mode to stable,
		updating documentation, etc.
20070420	Experimenting with adding a PCI controller (pcic) to dev_sh4.
		Adding a dummy Realtek 8139C+ skeleton device (dev_rtl8139c).
		Implementing the first M88K instructions (br, or[.u] imm), and
		adding disassembly of some more instructions.
20070421	Continuing a little on dev_rtl8139c.
20070422	Implementing the 9346 EEPROM "read" command for dev_rtl8139c.
		Finally found and fixed an old bug in the log n symbol search
		(it sometimes missed symbols). Debug trace (-i, -t etc) should
		now show more symbols. :-)
20070423	Continuing a little on M88K disassembly.
20070428	Fixing a memset arg order bug in src/net/net.c (thanks to
		Nigel Horne for noticing the bug).
		Applying parts of a patch from Carl van Schaik to clear out
		bottom bits of MIPS addresses more correctly, when using large
		page sizes, and doing some other minor cleanup/refactoring.
		Fixing a couple of warnings given by gcc with the -W option (a
		few more warnings than just plain -Wall).
		Reducing SuperH dyntrans physical address space from 64-bit to
		32-bit (since SH5/SH64 isn't imlemented yet anyway).
		Adding address-to-symbol annotation to a few more instructions
		in the SuperH instruction trace output.
		Beginning regression testing for the next release.
		Reverting the value of SCIF_DELAYED_TX_VALUE from 1 to 2,
		because OpenBSD/landisk may otherwise hang randomly.
20070429	The ugly hack/workaround to get OpenBSD/landisk booting without
		crashing does NOT work anymore (with the April 21 snapshot
		of OpenBSD/landisk). Strangely enough, removing the hack
		completely causes OpenBSD/landisk to work (!).
		More regression testing (re-testing everything SuperH-related,
		and some other things).
		Cobalt interrupts were actually broken; fixing by commenting
		out the DEC21143s in the Cobalt machine.
20070430	More regression testing.
20070501	Updating the OpenBSD/landisk install instructions to use
		4.1 instead of the current snapshot.
		GAAAH! OpenBSD/landisk 4.1 _needs_ the ugly hack/workaround;
		reintroducing it again. (The 4.1 kernel is actually from
		2007-03-11.)
		Simplifying the NetBSD/evbarm install instructions a bit.
		More regression testing.

==============  RELEASE 0.4.5.1  ==============


1 #ifndef CPU_SH_H
2 #define CPU_SH_H
3
4 /*
5 * Copyright (C) 2005-2007 Anders Gavare. All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions are met:
9 *
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 *
30 *
31 * $Id: cpu_sh.h,v 1.41 2007/04/28 09:19:34 debug Exp $
32 *
33 * Note: Many things here are SH4-specific, so it probably doesn't work
34 * for SH3 emulation.
35 */
36
37 #include "interrupt.h"
38 #include "misc.h"
39 #include "sh4_cpu.h"
40
41
42 struct cpu_family;
43
44 /* SH CPU types: */
45 struct sh_cpu_type_def {
46 char *name;
47 int bits;
48 int arch;
49 uint32_t pvr;
50 uint32_t prr;
51 };
52
53 #define SH_CPU_TYPE_DEFS { \
54 { "SH7750", 32, 4, SH4_PVR_SH7750, 0 }, \
55 { "SH7750R", 32, 4, SH4_PVR_SH7750, SH4_PRR_7750R }, \
56 { "SH7751R", 32, 4, SH4_PVR_SH7751, SH4_PRR_7751R }, \
57 { "SH5", 64, 5, 0, 0 }, \
58 { NULL, 0, 0, 0, 0 } }
59
60
61 /*
62 * TODO: Figure out how to nicely support multiple instruction encodings!
63 * For now, I'm reverting this to SH4. SH5 will have to wait until later.
64 */
65
66 #define SH_N_IC_ARGS 2 /* 3 for SH5/SH64 */
67 #define SH_INSTR_ALIGNMENT_SHIFT 1 /* 2 for SH5/SH64 */
68 #define SH_IC_ENTRIES_SHIFT 11 /* 10 for SH5/SH64 */
69 #define SH_IC_ENTRIES_PER_PAGE (1 << SH_IC_ENTRIES_SHIFT)
70 #define SH_PC_TO_IC_ENTRY(a) (((a)>>SH_INSTR_ALIGNMENT_SHIFT) \
71 & (SH_IC_ENTRIES_PER_PAGE-1))
72 #define SH_ADDR_TO_PAGENR(a) ((a) >> (SH_IC_ENTRIES_SHIFT \
73 + SH_INSTR_ALIGNMENT_SHIFT))
74
75 DYNTRANS_MISC_DECLARATIONS(sh,SH,uint32_t)
76
77 #define SH_MAX_VPH_TLB_ENTRIES 128
78
79
80 #define SH_N_GPRS 16
81 #define SH_N_GPRS_BANKED 8
82 #define SH_N_FPRS 16
83
84 #define SH_N_ITLB_ENTRIES 4
85 #define SH_N_UTLB_ENTRIES 64
86
87 #define SH_INVALID_INSTR 0x00fb
88
89
90 struct sh_cpu {
91 struct sh_cpu_type_def cpu_type;
92
93 /* compact = 1 if currently executing 16-bit long opcodes */
94 int compact;
95
96 /* General Purpose Registers: */
97 uint32_t r[SH_N_GPRS];
98 uint32_t r_bank[SH_N_GPRS_BANKED];
99
100 /* Floating-Point Registers: */
101 uint32_t fr[SH_N_FPRS];
102 uint32_t xf[SH_N_FPRS]; /* "Other bank." */
103
104 uint32_t mach; /* Multiply-Accumulate High */
105 uint32_t macl; /* Multiply-Accumulate Low */
106 uint32_t pr; /* Procedure Register */
107 uint32_t fpscr; /* Floating-point Status/Control */
108 uint32_t fpul; /* Floating-point Communication Reg */
109 uint32_t sr; /* Status Register */
110 uint32_t ssr; /* Saved Status Register */
111 uint32_t spc; /* Saved PC */
112 uint32_t gbr; /* Global Base Register */
113 uint32_t vbr; /* Vector Base Register */
114 uint32_t sgr; /* Saved General Register */
115 uint32_t dbr; /* Debug Base Register */
116
117 /* Cache control: */
118 uint32_t ccr; /* Cache Control Register */
119 uint32_t qacr0; /* Queue Address Control Register 0 */
120 uint32_t qacr1; /* Queue Address Control Register 1 */
121
122 /* MMU/TLB registers: */
123 uint32_t pteh; /* Page Table Entry High */
124 uint32_t ptel; /* Page Table Entry Low */
125 uint32_t ptea; /* Page Table Entry A */
126 uint32_t ttb; /* Translation Table Base */
127 uint32_t tea; /* TLB Exception Address Register */
128 uint32_t mmucr; /* MMU Control Register */
129 uint32_t itlb_hi[SH_N_ITLB_ENTRIES];
130 uint32_t itlb_lo[SH_N_ITLB_ENTRIES];
131 uint32_t utlb_hi[SH_N_UTLB_ENTRIES];
132 uint32_t utlb_lo[SH_N_UTLB_ENTRIES];
133
134 /* Exception handling: */
135 uint32_t tra; /* TRAPA Exception Register */
136 uint32_t expevt; /* Exception Event Register */
137 uint32_t intevt; /* Interrupt Event Register */
138
139 /* Interrupt controller: */
140 uint16_t intc_ipra; /* Interrupt Priority Registers */
141 uint16_t intc_iprb;
142 uint16_t intc_iprc;
143 uint16_t intc_iprd;
144 uint32_t intc_intpri00;
145 uint32_t intc_intpri04;
146 uint32_t intc_intpri08;
147 uint32_t intc_intpri0c;
148 uint32_t intc_intreq00;
149 uint32_t intc_intreq04;
150 uint32_t intc_intmsk00;
151 uint32_t intc_intmsk04;
152 /* Cached and calculated values: */
153 uint8_t int_prio_and_pending[0x1000 / 0x20];
154 int16_t int_to_assert; /* Calculated int to assert */
155 unsigned int int_level; /* Calculated int level */
156
157 /* Timer/clock functionality: */
158 int pclock;
159
160 /* DMA Controller: (4 channels) */
161 uint32_t dmac_sar[4];
162 uint32_t dmac_dar[4];
163 uint32_t dmac_tcr[4];
164 uint32_t dmac_chcr[4];
165
166 /* PCI controller: */
167 struct pci_data *pcic_pcibus;
168
169
170 /*
171 * Instruction translation cache and Virtual->Physical->Host
172 * address translation:
173 */
174 DYNTRANS_ITC(sh)
175 VPH_TLBS(sh,SH)
176 VPH32(sh,SH,uint32_t,uint8_t)
177 };
178
179
180 /* Status register bits: */
181 #define SH_SR_T 0x00000001 /* True/false */
182 #define SH_SR_S 0x00000002 /* Saturation */
183 #define SH_SR_IMASK 0x000000f0 /* Interrupt mask */
184 #define SH_SR_IMASK_SHIFT 4
185 #define SH_SR_Q 0x00000100 /* State for Divide Step */
186 #define SH_SR_M 0x00000200 /* State for Divide Step */
187 #define SH_SR_FD 0x00008000 /* FPU Disable */
188 #define SH_SR_BL 0x10000000 /* Exception/Interrupt Block */
189 #define SH_SR_RB 0x20000000 /* Register Bank 0/1 */
190 #define SH_SR_MD 0x40000000 /* Privileged Mode */
191
192 /* Floating-point status/control register bits: */
193 #define SH_FPSCR_RM_MASK 0x00000003 /* Rounding Mode */
194 #define SH_FPSCR_RM_NEAREST 0x0 /* Round to nearest */
195 #define SH_FPSCR_RM_ZERO 0x1 /* Round to zero */
196 #define SH_FPSCR_INEXACT 0x00000004 /* Inexact exception */
197 #define SH_FPSCR_UNDERFLOW 0x00000008 /* Underflow exception */
198 #define SH_FPSCR_OVERFLOW 0x00000010 /* Overflow exception */
199 #define SH_FPSCR_DIV_BY_ZERO 0x00000020 /* Div by zero exception */
200 #define SH_FPSCR_INVALID 0x00000040 /* Invalid exception */
201 #define SH_FPSCR_EN_INEXACT 0x00000080 /* Inexact enable */
202 #define SH_FPSCR_EN_UNDERFLOW 0x00000100 /* Underflow enable */
203 #define SH_FPSCR_EN_OVERFLOW 0x00000200 /* Overflow enable */
204 #define SH_FPSCR_EN_DIV_BY_ZERO 0x00000400 /* Div by zero enable */
205 #define SH_FPSCR_EN_INVALID 0x00000800 /* Invalid enable */
206 #define SH_FPSCR_CAUSE_INEXACT 0x00001000 /* Cause Inexact */
207 #define SH_FPSCR_CAUSE_UNDERFLOW 0x00002000 /* Cause Underflow */
208 #define SH_FPSCR_CAUSE_OVERFLOW 0x00004000 /* Cause Overflow */
209 #define SH_FPSCR_CAUSE_DIVBY0 0x00008000 /* Cause Div by 0 */
210 #define SH_FPSCR_CAUSE_INVALID 0x00010000 /* Cause Invalid */
211 #define SH_FPSCR_CAUSE_ERROR 0x00020000 /* Cause Error */
212 #define SH_FPSCR_DN_ZERO 0x00040000 /* Denormalization Mode */
213 #define SH_FPSCR_PR 0x00080000 /* Double-Precision Mode */
214 #define SH_FPSCR_SZ 0x00100000 /* Double-Precision Size */
215 #define SH_FPSCR_FR 0x00200000 /* Register Bank Select */
216
217
218 /* int_prio_and_pending bits: */
219 #define SH_INT_ASSERTED 0x10
220 #define SH_INT_PRIO_MASK 0x0f
221
222 /* cpu_sh.c: */
223 void sh_cpu_interrupt_assert(struct interrupt *interrupt);
224 void sh_cpu_interrupt_deassert(struct interrupt *interrupt);
225 int sh_cpu_instruction_has_delayslot(struct cpu *cpu, unsigned char *ib);
226 int sh_run_instr(struct cpu *cpu);
227 void sh_update_translation_table(struct cpu *cpu, uint64_t vaddr_page,
228 unsigned char *host_page, int writeflag, uint64_t paddr_page);
229 void sh_invalidate_translation_caches(struct cpu *cpu, uint64_t, int);
230 void sh_invalidate_code_translation(struct cpu *cpu, uint64_t, int);
231 int sh32_run_instr(struct cpu *cpu);
232 void sh32_update_translation_table(struct cpu *cpu, uint64_t vaddr_page,
233 unsigned char *host_page, int writeflag, uint64_t paddr_page);
234 void sh32_invalidate_translation_caches(struct cpu *cpu, uint64_t, int);
235 void sh32_invalidate_code_translation(struct cpu *cpu, uint64_t, int);
236 void sh_init_64bit_dummy_tables(struct cpu *cpu);
237 int sh_memory_rw(struct cpu *cpu, struct memory *mem, uint64_t vaddr,
238 unsigned char *data, size_t len, int writeflag, int cache_flags);
239 int sh_cpu_family_init(struct cpu_family *);
240
241 void sh_update_interrupt_priorities(struct cpu *cpu);
242 void sh_update_sr(struct cpu *cpu, uint32_t new_sr);
243 void sh_exception(struct cpu *cpu, int expevt, int intevt, uint32_t vaddr);
244
245 /* memory_sh.c: */
246 int sh_translate_v2p(struct cpu *cpu, uint64_t vaddr,
247 uint64_t *return_addr, int flags);
248
249
250 #endif /* CPU_SH_H */

  ViewVC Help
Powered by ViewVC 1.1.26