Parent Directory | Revision Log
++ trunk/HISTORY (local) $Id: HISTORY,v 1.1256 2006/06/23 20:43:44 debug Exp $ 20060219 Various minor updates. Removing the old MIPS16 skeleton code, because it will need to be rewritten for dyntrans anyway. 20060220-22 Removing the non-working dyntrans backend support. Continuing on the 64-bit dyntrans virtual memory generalization. 20060223 More work on the 64-bit vm generalization. 20060225 Beginning on MIPS dyntrans load/store instructions. Minor PPC updates (64-bit load/store, etc). Fixes for the variable-instruction-length framework, some minor AVR updates (a simple Hello World program works!). Beginning on a skeleton for automatically generating documen- tation (for devices etc.). 20060226 PPC updates (adding some more 64-bit instructions, etc). AVR updates (more instructions). FINALLY found and fixed the zs bug, making NetBSD/macppc accept the serial console. 20060301 Adding more AVR instructions. 20060304 Continuing on AVR-related stuff. Beginning on a framework for cycle-accurate device emulation. Adding an experimental "PAL TV" device (just a dummy so far). 20060305 Adding more AVR instructions. Adding a dummy epcom serial controller (for TS7200 emulation). 20060310 Removing the emul() command from configuration files, so only net() and machine() are supported. Minor progress on the MIPS dyntrans rewrite. 20060311 Continuing on the MIPS dyntrans rewrite (adding more instructions, etc). 20060315 Adding more instructions (sllv, srav, srlv, bgtz[l], blez[l], beql, bnel, slti[u], various loads and stores). 20060316 Removing the ALWAYS_SIGNEXTEND_32 option, since it was rarely used. Adding more MIPS dyntrans instructions, and fixing bugs. 20060318 Implementing fast loads/stores for MIPS dyntrans (big/little endian, 32-bit and 64-bit modes). 20060320 Making MIPS dyntrans the default configure option; use "--enable-oldmips" to use the old bintrans system. Adding MIPS dyntrans dmult[u]; minor updates. 20060322 Continuing... adding some more instructions. Adding a simple skeleton for demangling C++ "_ZN" symbols. 20060323 Moving src/debugger.c into a new directory (src/debugger/). 20060324 Fixing the hack used to load PPC ELFs (useful for relocated Linux/ppc kernels), and adding a dummy G3 machine mode. 20060325-26 Beginning to experiment with GDB remote serial protocol connections; adding a -G command line option for selecting which TCP port to listen to. 20060330 Beginning a major cleanup to replace things like "0x%016llx" with more correct "0x%016"PRIx64, etc. Continuing on the GDB remote serial protocol support. 20060331 More cleanup, and some minor GDB remote progress. 20060402 Adding a hack to the configure script, to allow compilation on systems that lack PRIx64 etc. 20060406 Removing the temporary FreeBSD/arm hack in dev_ns16550.c and replacing it with a better fix from Olivier Houchard. 20060407 A remote debugger (gdb or ddd) can now start and stop the emulator using the GDB remote serial protocol, and registers and memory can be read. MIPS only for now. 20060408 More GDB progress: single-stepping also works, and also adding support for ARM, PowerPC, and Alpha targets. Continuing on the delay-slot-across-page-boundary issue. 20060412 Minor update: beginning to add support for the SPARC target to the remote GDB functionality. 20060414 Various MIPS updates: adding more instructions for dyntrans (eret, add), and making some exceptions work. Fixing a bug in dmult[u]. Implementing the first SPARC instructions (sethi, or). 20060415 Adding "magic trap" instructions so that PROM calls can be software emulated in MIPS dyntrans. Adding more MIPS dyntrans instructions (ddiv, dadd) and fixing another bug in dmult. 20060416 More MIPS dyntrans progress: adding [d]addi, movn, movz, dsllv, rfi, an ugly hack for supporting R2000/R3000 style faked caches, preliminary interrupt support, and various other updates and bugfixes. 20060417 Adding more SPARC instructions (add, sub, sll[x], sra[x], srl[x]), and useful SPARC header definitions. Adding the first (trivial) x86/AMD64 dyntrans instructions (nop, cli/sti, stc/clc, std/cld, simple mov, inc ax). Various other x86 updates related to variable instruction length stuff. Adding unaligned loads/stores to the MIPS dyntrans mode (but still using the pre-dyntrans (slow) imlementation). 20060419 Fixing a MIPS dyntrans exception-in-delay-slot bug. Removing the old "show opcode statistics" functionality, since it wasn't really useful and isn't implemented for dyntrans. Single-stepping (or running with instruction trace) now looks ok with dyntrans with delay-slot architectures. 20060420 Minor hacks (removing the -B command line option when compiled for non-bintrans, and some other very minor updates). Adding (slow) MIPS dyntrans load-linked/store-conditional. 20060422 Applying fixes for bugs discovered by Nils Weller's nwcc (static DEC memmap => now per machine, and adding an extern keyword in cpu_arm_instr.c). Finally found one of the MIPS dyntrans bugs that I've been looking for (copy/paste spelling error BIG vs LITTLE endian in cpu_mips_instr_loadstore.c for 16-bit fast stores). FINALLY found the major MIPS dyntrans bug: slti vs sltiu signed/unsigned code in cpu_mips_instr.c. :-) Adding more MIPS dyntrans instructions (lwc1, swc1, bgezal[l], ctc1, tlt[u], tge[u], tne, beginning on rdhwr). NetBSD/hpcmips can now reach userland when using dyntrans :-) Adding some more x86 dyntrans instructions. Finally removed the old Alpha-specific virtual memory code, and replaced it with the generic 64-bit version. Beginning to add disassembly support for SPECIAL3 MIPS opcodes. 20060423 Continuing on the delay-slot-across-page-boundary issue; adding an end_of_page2 ic slot (like I had planned before, but had removed for some reason). Adding a quick-and-dirty fallback to legacy coprocessor 1 code (i.e. skipping dyntrans implementation for now). NetBSD/hpcmips and NetBSD/pmax (when running on an emulated R4400) can now be installed and run. :-) (Many bugs left to fix, though.) Adding more MIPS dyntrans instructions: madd[u], msub[u]. Cleaning up the SPECIAL2 vs R5900/TX79/C790 "MMI" opcode maps somewhat (disassembly and dyntrans instruction decoding). 20060424 Adding an isa_revision field to mips_cpu_types.h, and making sure that SPECIAL3 opcodes cause Reserved Instruction exceptions on MIPS32/64 revisions lower than 2. Adding the SPARC 'ba', 'call', 'jmpl/retl', 'and', and 'xor' instructions. 20060425 Removing the -m command line option ("run at most x instructions") and -T ("single_step_on_bad_addr"), because they never worked correctly with dyntrans anyway. Freshening up the man page. 20060428 Adding more MIPS dyntrans instructions: bltzal[l], idle. Enabling MIPS dyntrans compare interrupts. 20060429 FINALLY found the weird dyntrans bug, causing NetBSD etc. to behave strangely: some floating point code (conditional coprocessor branches) could not be reused from the old non-dyntrans code. The "quick-and-dirty fallback" only appeared to work. Fixing by implementing bc1* for MIPS dyntrans. More MIPS instructions: [d]sub, sdc1, ldc1, dmtc1, dmfc1, cfc0. Freshening up MIPS floating point disassembly appearance. 20060430 Continuing on C790/R5900/TX79 disassembly; implementing 128-bit "por" and "pextlw". 20060504 Disabling -u (userland emulation) unless compiled as unstable development version. Beginning on freshening up the testmachine include files, to make it easier to reuse those files (placing them in src/include/testmachine/), and beginning on a set of "demos" or "tutorials" for the testmachine functionality. Minor updates to the MIPS GDB remote protocol stub. Refreshing doc/experiments.html and gdb_remote.html. Enabling Alpha emulation in the stable release configuration, even though no guest OSes for Alpha can run yet. 20060505 Adding a generic 'settings' object, which will contain references to settable variables (which will later be possible to access using the debugger). 20060506 Updating dev_disk and corresponding demo/documentation (and switching from SCSI to IDE disk types, so it actually works with current test machines :-). 20060510 Adding a -D_LARGEFILE_SOURCE hack for 64-bit Linux hosts, so that fseeko() doesn't give a warning. Updating the section about how dyntrans works (the "runnable IR") in doc/intro.html. Instruction updates (some x64=1 checks, some more R5900 dyntrans stuff: better mul/mult separation from MIPS32/64, adding ei and di). Updating MIPS cpuregs.h to a newer one (from NetBSD). Adding more MIPS dyntrans instructions: deret, ehb. 20060514 Adding disassembly and beginning implementation of SPARC wr and wrpr instructions. 20060515 Adding a SUN SPARC machine mode, with dummy SS20 and Ultra1 machines. Adding the 32-bit "rd psr" instruction. 20060517 Disassembly support for the general SPARC rd instruction. Partial implementation of the cmp (subcc) instruction. Some other minor updates (making sure that R5900 processors start up with the EIE bit enabled, otherwise Linux/playstation2 receives no interrupts). 20060519 Minor MIPS updates/cleanups. 20060521 Moving the MeshCube machine into evbmips; this seems to work reasonably well with a snapshot of a NetBSD MeshCube kernel. Cleanup/fix of MIPS config0 register initialization. 20060529 Minor MIPS fixes, including a sign-extension fix to the unaligned load/store code, which makes NetBSD/pmax on R3000 work better with dyntrans. (Ultrix and Linux/DECstation still don't work, though.) 20060530 Minor updates to the Alpha machine mode: adding an AlphaBook mode, an LCA bus (forwarding accesses to an ISA bus), etc. 20060531 Applying a bugfix for the MIPS dyntrans sc[d] instruction from Ondrej Palkovsky. (Many thanks.) 20060601 Minifix to allow ARM immediate msr instruction to not give an error for some valid values. More Alpha updates. 20060602 Some minor Alpha updates. 20060603 Adding the Alpha cmpbge instruction. NetBSD/alpha prints its first boot messages :-) on an emulated Alphabook 1. 20060612 Minor updates; adding a dev_ether.h include file for the testmachine ether device. Continuing the hunt for the dyntrans bug which makes Linux and Ultrix on DECstation behave strangely... FINALLY found it! It seems to be related to invalidation of the translation cache, on tlbw{r,i}. There also seems to be some remaining interrupt-related problems. 20060614 Correcting the implementation of ldc1/sdc1 for MIPS dyntrans (so that it uses 16 32-bit registers if the FR bit in the status register is not set). 20060616 REMOVING BINTRANS COMPLETELY! Removing the old MIPS interpretation mode. Removing the MFHILO_DELAY and instruction delay stuff, because they wouldn't work with dyntrans anyway. 20060617 Some documentation updates (adding "NetBSD-archive" to some URLs, and new Debian/DECstation installation screenshots). Removing the "tracenull" and "enable-caches" configure options. Improving MIPS dyntrans performance somewhat (only invalidate translations if necessary, on writes to the entryhi register, instead of doing it for all cop0 writes). 20060618 More cleanup after the removal of the old MIPS emulation. Trying to fix the MIPS dyntrans performance bugs/bottlenecks; only semi-successful so far (for R3000). 20060620 Minor update to allow clean compilation again on Tru64/Alpha. 20060622 MIPS cleanup and fixes (removing the pc_last stuff, which doesn't make sense with dyntrans anyway, and fixing a cross- page-delay-slot-with-exception case in end_of_page). Removing the old max_random_cycles_per_chunk stuff, and the concept of cycles vs instructions for MIPS emulation. FINALLY found and fixed the bug which caused NetBSD/pmax clocks to behave strangely (it was a load to the zero register, which was treated as a NOP; now it is treated as a load to a dummy scratch register). 20060623 Increasing the dyntrans chunk size back to N_SAFE_DYNTRANS_LIMIT, instead of N_SAFE_DYNTRANS_LIMIT/2. Preparing for a quick release, even though there are known bugs, and performance for non-R3000 MIPS emulation is very poor. :-/ Reverting to half the dyntrans chunk size again, because NetBSD/cats seemed less stable with full size chunks. :( NetBSD/sgimips 3.0 can now run :-) (With release 0.3.8, only NetBSD/sgimips 2.1 worked, not 3.0.) ============== RELEASE 0.4.0 ==============
1 | dpavlin | 4 | #ifndef CPU_PPC_H |
2 | #define CPU_PPC_H | ||
3 | |||
4 | /* | ||
5 | dpavlin | 22 | * Copyright (C) 2005-2006 Anders Gavare. All rights reserved. |
6 | dpavlin | 4 | * |
7 | * Redistribution and use in source and binary forms, with or without | ||
8 | * modification, are permitted provided that the following conditions are met: | ||
9 | * | ||
10 | * 1. Redistributions of source code must retain the above copyright | ||
11 | * notice, this list of conditions and the following disclaimer. | ||
12 | * 2. Redistributions in binary form must reproduce the above copyright | ||
13 | * notice, this list of conditions and the following disclaimer in the | ||
14 | * documentation and/or other materials provided with the distribution. | ||
15 | * 3. The name of the author may not be used to endorse or promote products | ||
16 | * derived from this software without specific prior written permission. | ||
17 | * | ||
18 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND | ||
19 | * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE | ||
20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE | ||
21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE | ||
22 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL | ||
23 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS | ||
24 | * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) | ||
25 | * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT | ||
26 | * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY | ||
27 | * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF | ||
28 | * SUCH DAMAGE. | ||
29 | * | ||
30 | * | ||
31 | dpavlin | 24 | * $Id: cpu_ppc.h,v 1.64 2006/03/05 16:51:55 debug Exp $ |
32 | dpavlin | 4 | */ |
33 | |||
34 | #include "misc.h" | ||
35 | |||
36 | |||
37 | struct cpu_family; | ||
38 | |||
39 | #define MODE_PPC 0 | ||
40 | #define MODE_POWER 1 | ||
41 | |||
42 | /* PPC CPU types: */ | ||
43 | struct ppc_cpu_type_def { | ||
44 | char *name; | ||
45 | dpavlin | 14 | int pvr; |
46 | dpavlin | 4 | int bits; |
47 | int flags; | ||
48 | int icache_shift; | ||
49 | dpavlin | 14 | int ilinesize; |
50 | dpavlin | 4 | int iway; |
51 | int dcache_shift; | ||
52 | dpavlin | 14 | int dlinesize; |
53 | dpavlin | 4 | int dway; |
54 | int l2cache_shift; | ||
55 | dpavlin | 14 | int l2linesize; |
56 | dpavlin | 4 | int l2way; |
57 | int altivec; | ||
58 | |||
59 | /* TODO: POWER vs PowerPC? */ | ||
60 | }; | ||
61 | |||
62 | /* Flags: */ | ||
63 | #define PPC_NOFP 1 | ||
64 | dpavlin | 20 | #define PPC_601 2 |
65 | #define PPC_603 4 | ||
66 | dpavlin | 22 | #define PPC_NO_DEC 8 /* No DEC (decrementer) SPR */ |
67 | |||
68 | dpavlin | 4 | /* TODO: Most of these just bogus */ |
69 | |||
70 | dpavlin | 14 | #define PPC_CPU_TYPE_DEFS { \ |
71 | dpavlin | 22 | { "PPC405GP", 0x40110000, 32, PPC_NOFP|PPC_NO_DEC, \ |
72 | 13,5,2, 13,5,2, 0,5,1, 0 }, \ | ||
73 | { "PPC601", 0, 32, PPC_601, 14,5,4, 14,5,4, 0,0,0, 0 },\ | ||
74 | { "PPC603", 0x00030302, 32, PPC_603, 14,5,4, 14,5,4, 0,0,0, 0 },\ | ||
75 | { "PPC603e", 0x00060104, 32, PPC_603, 14,5,4, 14,5,4, 0,0,0, 0 },\ | ||
76 | dpavlin | 20 | { "PPC604", 0x00040304, 32, 0, 15,5,4, 15,5,4, 0,0,0, 0 }, \ |
77 | { "PPC620", 0x00140000, 64, 0, 15,5,4, 15,5,4, 0,0,0, 0 }, \ | ||
78 | dpavlin | 14 | { "MPC7400", 0x000c0000, 32, 0, 15,5,2, 15,5,2, 19,5,1, 1 }, \ |
79 | { "PPC750", 0x00084202, 32, 0, 15,5,2, 15,5,2, 20,5,1, 0 }, \ | ||
80 | { "G4e", 0, 32, 0, 15,5,8, 15,5,8, 18,5,8, 1 }, \ | ||
81 | { "PPC970", 0x00390000, 64, 0, 16,7,1, 15,7,2, 19,7,1, 1 }, \ | ||
82 | { NULL, 0, 0,0,0,0,0,0,0,0,0,0,0,0 } \ | ||
83 | } | ||
84 | dpavlin | 4 | |
85 | #define PPC_NGPRS 32 | ||
86 | #define PPC_NFPRS 32 | ||
87 | dpavlin | 24 | #define PPC_NVRS 32 |
88 | dpavlin | 20 | #define PPC_N_TGPRS 4 |
89 | dpavlin | 4 | |
90 | dpavlin | 12 | #define PPC_N_IC_ARGS 3 |
91 | #define PPC_INSTR_ALIGNMENT_SHIFT 2 | ||
92 | #define PPC_IC_ENTRIES_SHIFT 10 | ||
93 | #define PPC_IC_ENTRIES_PER_PAGE (1 << PPC_IC_ENTRIES_SHIFT) | ||
94 | #define PPC_PC_TO_IC_ENTRY(a) (((a)>>PPC_INSTR_ALIGNMENT_SHIFT) \ | ||
95 | & (PPC_IC_ENTRIES_PER_PAGE-1)) | ||
96 | #define PPC_ADDR_TO_PAGENR(a) ((a) >> (PPC_IC_ENTRIES_SHIFT \ | ||
97 | + PPC_INSTR_ALIGNMENT_SHIFT)) | ||
98 | |||
99 | dpavlin | 24 | #define PPC_L2N 17 |
100 | #define PPC_L3N 18 | ||
101 | |||
102 | dpavlin | 22 | DYNTRANS_MISC_DECLARATIONS(ppc,PPC,uint64_t) |
103 | dpavlin | 24 | DYNTRANS_MISC64_DECLARATIONS(ppc,PPC,uint8_t) |
104 | dpavlin | 12 | |
105 | dpavlin | 22 | #define PPC_MAX_VPH_TLB_ENTRIES 128 |
106 | dpavlin | 12 | |
107 | |||
108 | dpavlin | 4 | struct ppc_cpu { |
109 | struct ppc_cpu_type_def cpu_type; | ||
110 | |||
111 | uint64_t of_emul_addr; | ||
112 | |||
113 | int mode; /* MODE_PPC or MODE_POWER */ | ||
114 | int bits; /* 32 or 64 */ | ||
115 | |||
116 | dpavlin | 20 | int irq_asserted; /* External Interrupt flag */ |
117 | int dec_intr_pending;/* Decrementer interrupt pending */ | ||
118 | dpavlin | 12 | uint64_t zero; /* A zero register */ |
119 | |||
120 | dpavlin | 4 | uint32_t cr; /* Condition Register */ |
121 | uint32_t fpscr; /* FP Status and Control Register */ | ||
122 | uint64_t gpr[PPC_NGPRS]; /* General Purpose Registers */ | ||
123 | uint64_t fpr[PPC_NFPRS]; /* Floating-Point Registers */ | ||
124 | |||
125 | dpavlin | 24 | uint64_t vr_hi[PPC_NVRS];/* 128-bit Vector registers */ |
126 | uint64_t vr_lo[PPC_NVRS];/* (Hi and lo 64-bit parts) */ | ||
127 | |||
128 | dpavlin | 4 | uint64_t msr; /* Machine state register */ |
129 | dpavlin | 20 | uint64_t tgpr[PPC_N_TGPRS];/*Temporary gpr 0..3 */ |
130 | dpavlin | 12 | |
131 | dpavlin | 20 | uint32_t sr[16]; /* Segment registers. */ |
132 | uint64_t spr[1024]; | ||
133 | dpavlin | 12 | |
134 | dpavlin | 14 | uint64_t ll_addr; /* Load-linked / store-conditional */ |
135 | int ll_bit; | ||
136 | |||
137 | |||
138 | dpavlin | 12 | /* |
139 | dpavlin | 22 | * Instruction translation cache and Virtual->Physical->Host |
140 | * address translation: | ||
141 | dpavlin | 12 | */ |
142 | dpavlin | 22 | DYNTRANS_ITC(ppc) |
143 | VPH_TLBS(ppc,PPC) | ||
144 | VPH32(ppc,PPC,uint64_t,uint8_t) | ||
145 | VPH64(ppc,PPC,uint8_t) | ||
146 | dpavlin | 4 | }; |
147 | |||
148 | |||
149 | /* Machine status word bits: (according to Book 3) */ | ||
150 | #define PPC_MSR_SF (1ULL << 63) /* Sixty-Four-Bit Mode */ | ||
151 | /* bits 62..61 are reserved */ | ||
152 | #define PPC_MSR_HV (1ULL << 60) /* Hypervisor */ | ||
153 | /* bits 59..17 are reserved */ | ||
154 | dpavlin | 20 | #define PPC_MSR_VEC (1 << 25) /* Altivec Enable */ |
155 | #define PPC_MSR_TGPR (1 << 17) /* Temporary gpr0..3 */ | ||
156 | dpavlin | 4 | #define PPC_MSR_ILE (1 << 16) /* Interrupt Little-Endian Mode */ |
157 | #define PPC_MSR_EE (1 << 15) /* External Interrupt Enable */ | ||
158 | dpavlin | 20 | #define PPC_MSR_PR (1 << 14) /* Problem/Privilege State */ |
159 | dpavlin | 4 | #define PPC_MSR_FP (1 << 13) /* Floating-Point Available */ |
160 | #define PPC_MSR_ME (1 << 12) /* Machine Check Interrupt Enable */ | ||
161 | #define PPC_MSR_FE0 (1 << 11) /* Floating-Point Exception Mode 0 */ | ||
162 | #define PPC_MSR_SE (1 << 10) /* Single-Step Trace Enable */ | ||
163 | #define PPC_MSR_BE (1 << 9) /* Branch Trace Enable */ | ||
164 | #define PPC_MSR_FE1 (1 << 8) /* Floating-Point Exception Mode 1 */ | ||
165 | dpavlin | 20 | #define PPC_MSR_IP (1 << 6) /* Vector Table at 0xfff00000 */ |
166 | dpavlin | 4 | #define PPC_MSR_IR (1 << 5) /* Instruction Relocate */ |
167 | #define PPC_MSR_DR (1 << 4) /* Data Relocate */ | ||
168 | #define PPC_MSR_PMM (1 << 2) /* Performance Monitor Mark */ | ||
169 | #define PPC_MSR_RI (1 << 1) /* Recoverable Interrupt */ | ||
170 | #define PPC_MSR_LE (1) /* Little-Endian Mode */ | ||
171 | |||
172 | dpavlin | 20 | /* Floating-point Status: */ |
173 | #define PPC_FPSCR_FX (1 << 31) /* Exception summary */ | ||
174 | #define PPC_FPSCR_FEX (1 << 30) /* Enabled Exception summary */ | ||
175 | #define PPC_FPSCR_VX (1 << 29) /* Invalid Operation summary */ | ||
176 | /* .. TODO */ | ||
177 | #define PPC_FPSCR_VXNAN (1 << 24) | ||
178 | /* .. TODO */ | ||
179 | #define PPC_FPSCR_FPCC 0x0000f000 | ||
180 | #define PPC_FPSCR_FPCC_SHIFT 12 | ||
181 | #define PPC_FPSCR_FL (1 << 15) /* Less than */ | ||
182 | #define PPC_FPSCR_FG (1 << 14) /* Greater than */ | ||
183 | #define PPC_FPSCR_FE (1 << 13) /* Equal or Zero */ | ||
184 | #define PPC_FPSCR_FU (1 << 12) /* Unordered or NaN */ | ||
185 | |||
186 | /* Exceptions: */ | ||
187 | #define PPC_EXCEPTION_DSI 0x3 /* Data Storage Interrupt */ | ||
188 | #define PPC_EXCEPTION_ISI 0x4 /* Instruction Storage Interrupt */ | ||
189 | #define PPC_EXCEPTION_EI 0x5 /* External interrupt */ | ||
190 | #define PPC_EXCEPTION_FPU 0x8 /* Floating-Point unavailable */ | ||
191 | #define PPC_EXCEPTION_DEC 0x9 /* Decrementer */ | ||
192 | #define PPC_EXCEPTION_SC 0xc /* Syscall */ | ||
193 | |||
194 | dpavlin | 4 | /* XER bits: */ |
195 | dpavlin | 18 | #define PPC_XER_SO (1UL << 31) /* Summary Overflow */ |
196 | dpavlin | 4 | #define PPC_XER_OV (1 << 30) /* Overflow */ |
197 | #define PPC_XER_CA (1 << 29) /* Carry */ | ||
198 | |||
199 | |||
200 | /* cpu_ppc.c: */ | ||
201 | dpavlin | 20 | void ppc_exception(struct cpu *cpu, int exception_nr); |
202 | dpavlin | 12 | void ppc_update_translation_table(struct cpu *cpu, uint64_t vaddr_page, |
203 | unsigned char *host_page, int writeflag, uint64_t paddr_page); | ||
204 | dpavlin | 14 | void ppc32_update_translation_table(struct cpu *cpu, uint64_t vaddr_page, |
205 | unsigned char *host_page, int writeflag, uint64_t paddr_page); | ||
206 | dpavlin | 18 | void ppc_invalidate_translation_caches(struct cpu *cpu, uint64_t, int); |
207 | void ppc32_invalidate_translation_caches(struct cpu *cpu, uint64_t, int); | ||
208 | dpavlin | 14 | void ppc_invalidate_code_translation(struct cpu *cpu, uint64_t, int); |
209 | void ppc32_invalidate_code_translation(struct cpu *cpu, uint64_t, int); | ||
210 | dpavlin | 24 | void ppc_init_64bit_dummy_tables(struct cpu *cpu); |
211 | dpavlin | 4 | int ppc_memory_rw(struct cpu *cpu, struct memory *mem, uint64_t vaddr, |
212 | unsigned char *data, size_t len, int writeflag, int cache_flags); | ||
213 | int ppc_cpu_family_init(struct cpu_family *); | ||
214 | |||
215 | dpavlin | 14 | /* memory_ppc.c: */ |
216 | int ppc_translate_address(struct cpu *cpu, uint64_t vaddr, | ||
217 | uint64_t *return_addr, int flags); | ||
218 | dpavlin | 4 | |
219 | #endif /* CPU_PPC_H */ |
ViewVC Help | |
Powered by ViewVC 1.1.26 |