/[gxemul]/trunk/src/include/cpu_ppc.h
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/include/cpu_ppc.h

Parent Directory Parent Directory | Revision Log Revision Log


Revision 14 - (hide annotations)
Mon Oct 8 16:18:51 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 8170 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.982 2005/10/07 22:45:32 debug Exp $
20050816	Some success in decoding the way the SGI O2 PROM draws graphics
		during bootup; lines/rectangles and bitmaps work, enough to
		show the bootlogo etc. :-)
		Adding more PPC instructions, and (dummy) BAT registers.
20050817	Updating the pckbc to support scancode type 3 keyboards
		(required in order to interact with the SGI O2 PROM).
		Adding more PPC instructions.
20050818	Adding more ARM instructions; general register forms.
		Importing armreg.h from NetBSD (ARM cpu ids). Adding a (dummy)
		CATS machine mode (using SA110 as the default CPU).
		Continuing on general dyntrans related stuff.
20050819	Register forms for ARM load/stores. Gaah! The Compaq C Compiler
		bug is triggered for ARM loads as well, not just PPC :-(
		Adding full support for ARM PC-relative load/stores, and load/
		stores where the PC register is the destination register.
		Adding support for ARM a.out binaries.
20050820	Continuing to add more ARM instructions, and correcting some
		bugs. Continuing on CATS emulation.
		More work on the PPC stuff.
20050821	Minor PPC and ARM updates. Adding more machine types.
20050822	All ARM "data processing instructions" are now generated
		automatically.
20050824	Beginning the work on the ARM system control coprocessor.
		Adding support for ARM halfword load/stores, and signed loads.
20050825	Fixing an important bug related to the ARM condition codes.
		OpenBSD/zaurus and NetBSD/netwinder now print some boot
		messages. :)
		Adding a dummy SH (Hitachi SuperH) cpu family.
		Beginning to add some ARM virtual address translation.
		MIPS bugfixes: unaligned PC now cause an ADEL exception (at
		least for non-bintrans execution), and ADEL/ADES (not
		TLBL/TLBS) are used if userland tries to access kernel space.
		(Thanks to Joshua Wise for making me aware of these bugs.)
20050827	More work on the ARM emulation, and various other updates.
20050828	More ARM updates.
		Finally taking the time to work on translation invalidation
		(i.e. invalidating translated code mappings when memory is
		written to). Hopefully this doesn't break anything.
20050829	Moving CPU related files from src/ to a new subdir, src/cpus/.
		Moving PROM emulation stuff from src/ to src/promemul/.
		Better debug instruction trace for ARM loads and stores.
20050830	Various ARM updates (correcting CMP flag calculation, etc).
20050831	PPC instruction updates. (Flag fixes, etc.)
20050901	Various minor PPC and ARM instruction emulation updates.
		Minor OpenFirmware emulation updates.
20050903	Adding support for adding arbitrary ARM coprocessors (with
		the i80321 I/O coprocessor as a first test).
		Various other ARM and PPC updates.
20050904	Adding some SHcompact disassembly routines.
20050907	(Re)adding a dummy HPPA CPU module, and a dummy i960 module.
20050908	Began hacking on some Apple Partition Table support.
20050909	Adding support for loading Mach-O (Darwin PPC) binaries.
20050910	Fixing an ARM bug (Carry flag was incorrectly updated for some
		data processing instructions); OpenBSD/cats and NetBSD/
		netwinder get quite a bit further now.
		Applying a patch to dev_wdc, and a one-liner to dev_pcic, to
		make them work better when emulating new versions of OpenBSD.
		(Thanks to Alexander Yurchenko for the patches.)
		Also doing some other minor updates to dev_wdc. (Some cleanup,
		and finally converting to devinit, etc.)
20050912	IRIX doesn't have u_int64_t by default (noticed by Andreas
		<avr@gnulinux.nl>); configure updated to reflect this.
		Working on ARM register bank switching, CPSR vs SPSR issues,
		and beginning the work on interrupt/exception support.
20050913	Various minor ARM updates (speeding up load/store multiple,
		and fixing a ROR bug in R(); NetBSD/cats now boots as far as
		OpenBSD/cats).
20050917	Adding a dummy Atmel AVR (8-bit) cpu family skeleton.
20050918	Various minor updates.
20050919	Symbols are now loaded from Mach-O executables.
		Continuing the work on adding ARM exception support.
20050920	More work on ARM stuff: OpenBSD/cats and NetBSD/cats reach
		userland! :-)
20050921	Some more progress on ARM interrupt specifics.
20050923	Fixing linesize for VR4121 (patch by Yurchenko). Also fixing
		linesizes/cachesizes for some other VR4xxx.
		Adding a dummy Acer Labs M1543 PCI-ISA bridge (for CATS) and a
		dummy Symphony Labs 83C553 bridge (for Netwinder), usable by 
		dev_footbridge.
20050924	Some PPC progress.
20050925	More PPC progress.
20050926	PPC progress (fixing some bugs etc); Darwin's kernel gets
		slightly further than before.
20050928	Various updates: footbridge/ISA/pciide stuff, and finally
		fixing the VGA text scroll-by-changing-the-base-offset bug.
20050930	Adding a dummy S3 ViRGE pci card for CATS emulation, which
		both NetBSD and OpenBSD detects as VGA.
		Continuing on Footbridge (timers, ISA interrupt stuff).
20051001	Continuing... there are still bugs, probably interrupt-
		related.
20051002	More work on the Footbridge (interrupt stuff).
20051003	Various minor updates. (Trying to find the bug(s).)
20051004	Continuing on the ARM stuff.
20051005	More ARM-related fixes.
20051007	FINALLY! Found and fixed 2 ARM bugs: 1 memory related, and the
		other was because of an error in the ARM manual (load multiple
		with the S-bit set should _NOT_ load usermode registers, as the
		manual says, but it should load saved registers, which may or
		may not happen to be usermode registers).
		NetBSD/cats and OpenBSD/cats seem to install fine now :-)
		except for a minor bug at the end of the OpenBSD/cats install.
		Updating the documentation, preparing for the next release.
20051008	Continuing with release testing and cleanup.

1 dpavlin 4 #ifndef CPU_PPC_H
2     #define CPU_PPC_H
3    
4     /*
5     * Copyright (C) 2005 Anders Gavare. All rights reserved.
6     *
7     * Redistribution and use in source and binary forms, with or without
8     * modification, are permitted provided that the following conditions are met:
9     *
10     * 1. Redistributions of source code must retain the above copyright
11     * notice, this list of conditions and the following disclaimer.
12     * 2. Redistributions in binary form must reproduce the above copyright
13     * notice, this list of conditions and the following disclaimer in the
14     * documentation and/or other materials provided with the distribution.
15     * 3. The name of the author may not be used to endorse or promote products
16     * derived from this software without specific prior written permission.
17     *
18     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28     * SUCH DAMAGE.
29     *
30     *
31 dpavlin 14 * $Id: cpu_ppc.h,v 1.38 2005/09/24 23:44:19 debug Exp $
32 dpavlin 4 */
33    
34     #include "misc.h"
35    
36    
37     struct cpu_family;
38    
39     #define MODE_PPC 0
40     #define MODE_POWER 1
41    
42     /* PPC CPU types: */
43     struct ppc_cpu_type_def {
44     char *name;
45 dpavlin 14 int pvr;
46 dpavlin 4 int bits;
47     int flags;
48     int icache_shift;
49 dpavlin 14 int ilinesize;
50 dpavlin 4 int iway;
51     int dcache_shift;
52 dpavlin 14 int dlinesize;
53 dpavlin 4 int dway;
54     int l2cache_shift;
55 dpavlin 14 int l2linesize;
56 dpavlin 4 int l2way;
57     int altivec;
58    
59     /* TODO: POWER vs PowerPC? */
60     };
61    
62     /* Flags: */
63     #define PPC_NOFP 1
64     /* TODO: Most of these just bogus */
65    
66 dpavlin 14 #define PPC_CPU_TYPE_DEFS { \
67     { "PPC405GP", 0, 32, PPC_NOFP, 15,5,2, 15,5,2, 20,5,1, 0 }, \
68     { "PPC603e", 0, 32, 0, 14,5,4, 14,5,4, 0,0,0, 0 }, \
69     { "MPC7400", 0x000c0000, 32, 0, 15,5,2, 15,5,2, 19,5,1, 1 }, \
70     { "PPC750", 0x00084202, 32, 0, 15,5,2, 15,5,2, 20,5,1, 0 }, \
71     { "G4e", 0, 32, 0, 15,5,8, 15,5,8, 18,5,8, 1 }, \
72     { "PPC970", 0x00390000, 64, 0, 16,7,1, 15,7,2, 19,7,1, 1 }, \
73     { NULL, 0, 0,0,0,0,0,0,0,0,0,0,0,0 } \
74     }
75 dpavlin 4
76     #define PPC_NGPRS 32
77     #define PPC_NFPRS 32
78    
79 dpavlin 12
80     #define PPC_N_IC_ARGS 3
81     #define PPC_INSTR_ALIGNMENT_SHIFT 2
82     #define PPC_IC_ENTRIES_SHIFT 10
83     #define PPC_IC_ENTRIES_PER_PAGE (1 << PPC_IC_ENTRIES_SHIFT)
84     #define PPC_PC_TO_IC_ENTRY(a) (((a)>>PPC_INSTR_ALIGNMENT_SHIFT) \
85     & (PPC_IC_ENTRIES_PER_PAGE-1))
86     #define PPC_ADDR_TO_PAGENR(a) ((a) >> (PPC_IC_ENTRIES_SHIFT \
87     + PPC_INSTR_ALIGNMENT_SHIFT))
88    
89     struct ppc_instr_call {
90     void (*f)(struct cpu *, struct ppc_instr_call *);
91     size_t arg[PPC_N_IC_ARGS];
92     };
93    
94     /* Translation cache struct for each physical page: */
95     struct ppc_tc_physpage {
96     uint32_t next_ofs; /* or 0 for end of chain */
97     uint64_t physaddr;
98     int flags;
99     struct ppc_instr_call ics[PPC_IC_ENTRIES_PER_PAGE + 1];
100     };
101    
102     #define PPC_N_VPH_ENTRIES 1048576
103    
104     #define PPC_MAX_VPH_TLB_ENTRIES 256
105     struct ppc_vpg_tlb_entry {
106     int valid;
107     int writeflag;
108     int64_t timestamp;
109     unsigned char *host_page;
110     uint64_t vaddr_page;
111     uint64_t paddr_page;
112     };
113    
114 dpavlin 4 struct ppc_cpu {
115     struct ppc_cpu_type_def cpu_type;
116    
117     uint64_t of_emul_addr;
118    
119     int mode; /* MODE_PPC or MODE_POWER */
120     int bits; /* 32 or 64 */
121    
122 dpavlin 12 uint64_t zero; /* A zero register */
123    
124 dpavlin 4 uint32_t cr; /* Condition Register */
125     uint32_t fpscr; /* FP Status and Control Register */
126     uint64_t lr; /* Link Register */
127     uint64_t ctr; /* Count Register */
128     uint64_t gpr[PPC_NGPRS]; /* General Purpose Registers */
129     uint64_t xer; /* FP Exception Register */
130     uint64_t fpr[PPC_NFPRS]; /* Floating-Point Registers */
131    
132     uint32_t tbl; /* Time Base Lower */
133     uint32_t tbu; /* Time Base Upper */
134     uint32_t dec; /* Decrementer */
135     uint32_t hdec; /* Hypervisor Decrementer */
136 dpavlin 14 uint64_t sdr1; /* Storage Descriptor Register */
137     uint64_t srr0; /* Supervisor save/restore 0 */
138     uint64_t srr1; /* Supervisor save/restore 1 */
139 dpavlin 4 uint64_t ssr0; /* Machine status save/restore
140     register 0 */
141     uint64_t ssr1; /* Machine status save/restore
142     register 1 */
143     uint64_t msr; /* Machine state register */
144     uint64_t sprg0; /* Special Purpose Register G0 */
145     uint64_t sprg1; /* Special Purpose Register G1 */
146     uint64_t sprg2; /* Special Purpose Register G2 */
147     uint64_t sprg3; /* Special Purpose Register G3 */
148 dpavlin 14 uint64_t dbsr; /* Debug Status Register */
149 dpavlin 4 uint32_t pvr; /* Processor Version Register */
150     uint32_t pir; /* Processor ID */
151 dpavlin 12
152 dpavlin 14 /* TODO: 64-bit SRs? (Segment registers) */
153     uint32_t sr[16];
154 dpavlin 12
155 dpavlin 14 /* TODO: 64-bit BATs? */
156     uint32_t ibat_u[4];
157     uint32_t ibat_l[4];
158     uint32_t dbat_u[4];
159     uint32_t dbat_l[4];
160    
161     uint64_t ll_addr; /* Load-linked / store-conditional */
162     int ll_bit;
163    
164    
165 dpavlin 12 /*
166     * Instruction translation cache:
167     */
168    
169     /* cur_ic_page is a pointer to an array of PPC_IC_ENTRIES_PER_PAGE
170     instruction call entries. next_ic points to the next such
171     call to be executed. */
172     struct ppc_tc_physpage *cur_physpage;
173     struct ppc_instr_call *cur_ic_page;
174     struct ppc_instr_call *next_ic;
175    
176    
177     /*
178     * Virtual -> physical -> host address translation:
179     *
180     * host_load and host_store point to arrays of PPC_N_VPH_ENTRIES
181     * pointers (to host pages); phys_addr points to an array of
182     * PPC_N_VPH_ENTRIES uint32_t.
183     */
184    
185     struct ppc_vpg_tlb_entry vph_tlb_entry[PPC_MAX_VPH_TLB_ENTRIES];
186     unsigned char *host_load[PPC_N_VPH_ENTRIES];
187     unsigned char *host_store[PPC_N_VPH_ENTRIES];
188     uint32_t phys_addr[PPC_N_VPH_ENTRIES];
189     struct ppc_tc_physpage *phys_page[PPC_N_VPH_ENTRIES];
190 dpavlin 4 };
191    
192    
193     /* Machine status word bits: (according to Book 3) */
194     #define PPC_MSR_SF (1ULL << 63) /* Sixty-Four-Bit Mode */
195     /* bits 62..61 are reserved */
196     #define PPC_MSR_HV (1ULL << 60) /* Hypervisor */
197     /* bits 59..17 are reserved */
198     #define PPC_MSR_ILE (1 << 16) /* Interrupt Little-Endian Mode */
199     #define PPC_MSR_EE (1 << 15) /* External Interrupt Enable */
200     #define PPC_MSR_PR (1 << 14) /* Problem State */
201     #define PPC_MSR_FP (1 << 13) /* Floating-Point Available */
202     #define PPC_MSR_ME (1 << 12) /* Machine Check Interrupt Enable */
203     #define PPC_MSR_FE0 (1 << 11) /* Floating-Point Exception Mode 0 */
204     #define PPC_MSR_SE (1 << 10) /* Single-Step Trace Enable */
205     #define PPC_MSR_BE (1 << 9) /* Branch Trace Enable */
206     #define PPC_MSR_FE1 (1 << 8) /* Floating-Point Exception Mode 1 */
207     #define PPC_MSR_IR (1 << 5) /* Instruction Relocate */
208     #define PPC_MSR_DR (1 << 4) /* Data Relocate */
209     #define PPC_MSR_PMM (1 << 2) /* Performance Monitor Mark */
210     #define PPC_MSR_RI (1 << 1) /* Recoverable Interrupt */
211     #define PPC_MSR_LE (1) /* Little-Endian Mode */
212    
213     /* XER bits: */
214     #define PPC_XER_SO (1 << 31) /* Summary Overflow */
215     #define PPC_XER_OV (1 << 30) /* Overflow */
216     #define PPC_XER_CA (1 << 29) /* Carry */
217    
218    
219     /* cpu_ppc.c: */
220 dpavlin 12 void ppc_update_translation_table(struct cpu *cpu, uint64_t vaddr_page,
221     unsigned char *host_page, int writeflag, uint64_t paddr_page);
222 dpavlin 14 void ppc32_update_translation_table(struct cpu *cpu, uint64_t vaddr_page,
223     unsigned char *host_page, int writeflag, uint64_t paddr_page);
224     void ppc_invalidate_translation_caches_paddr(struct cpu *cpu, uint64_t, int);
225     void ppc32_invalidate_translation_caches_paddr(struct cpu *cpu, uint64_t, int);
226     void ppc_invalidate_code_translation(struct cpu *cpu, uint64_t, int);
227     void ppc32_invalidate_code_translation(struct cpu *cpu, uint64_t, int);
228 dpavlin 4 int ppc_memory_rw(struct cpu *cpu, struct memory *mem, uint64_t vaddr,
229     unsigned char *data, size_t len, int writeflag, int cache_flags);
230     int ppc_cpu_family_init(struct cpu_family *);
231    
232 dpavlin 14 /* memory_ppc.c: */
233     int ppc_translate_address(struct cpu *cpu, uint64_t vaddr,
234     uint64_t *return_addr, int flags);
235 dpavlin 4
236     #endif /* CPU_PPC_H */

  ViewVC Help
Powered by ViewVC 1.1.26