/[gxemul]/trunk/src/include/bus_pci.h
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/include/bus_pci.h

Parent Directory Parent Directory | Revision Log Revision Log


Revision 22 - (show annotations)
Mon Oct 8 16:19:37 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 4530 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1121 2006/02/18 21:03:08 debug Exp $
20051126	Cobalt and PReP now work with the 21143 NIC.
		Continuing on Alpha dyntrans things.
		Fixing some more left-shift-by-24 to unsigned.
20051127	Working on OpenFirmware emulation; major cleanup/redesign.
		Progress on MacPPC emulation: NetBSD detects two CPUs (when
		running with -n 2), framebuffer output (for text) works.
		Adding quick-hack Bandit PCI controller and "gc" interrupt
		controller for MacPPC.
20051128	Changing from a Bandit to a Uni-North controller for macppc.
		Continuing on OpenFirmware and MacPPC emulation in general
		(obio controller, and wdc attached to the obio seems to work).
20051129	More work on MacPPC emulation (adding a dummy ADB controller).
		Continuing the PCI bus cleanup (endianness and tag composition)
		and rewriting all PCI controllers' access functions.
20051130	Various minor PPC dyntrans optimizations.
		Manually inlining some parts of the framebuffer redraw routine.
		Slowly beginning the conversion of the old MIPS emulation into
		dyntrans (but this will take quite some time to get right).
		Generalizing quick_pc_to_pointers.
20051201	Documentation update (David Muse has made available a kernel
		which simplifies Debian/DECstation installation).
		Continuing on the ADB bus controller.
20051202	Beginning a rewrite of the Zilog serial controller (dev_zs).
20051203	Continuing on the zs rewrite (now called dev_z8530); conversion
		to devinit style.
		Reworking some of the input-only vs output-only vs input-output
		details of src/console.c, better warning messages, and adding
		a debug dump.
		Removing the concept of "device state"; it wasn't really used.
		Changing some debug output (-vv should now be used to show all
		details about devices and busses; not shown during normal
		startup anymore).
		Beginning on some SPARC instruction disassembly support.
20051204	Minor PPC updates (WALNUT skeleton stuff).
		Continuing on the MIPS dyntrans rewrite.
		More progress on the ADB controller (a keyboard is "detected"
		by NetBSD and OpenBSD).
		Downgrading OpenBSD/arc as a guest OS from "working" to
		"almost working" in the documentation.
		Progress on Algor emulation ("v3" PCI controller).
20051205	Minor updates.
20051207	Sorting devices according to address; this reduces complexity
		of device lookups from O(n) to O(log n) in memory_rw (but no
		real performance increase (yet) in experiments).
20051210	Beginning the work on native dyntrans backends (by making a
		simple skeleton; so far only for Alpha hosts).
20051211	Some very minor SPARC updates.
20051215	Fixing a bug in the MIPS mul (note: not mult) instruction,
		so it also works with non-64-bit emulation. (Thanks to Alec
		Voropay for noticing the problem.)
20051216	More work on the fake/empty/simple/skeleton/whatever backend;
		performance doesn't increase, so this isn't really worth it,
		but it was probably worth it to prepare for a real backend
		later.
20051219	More instr call statistics gathering and analysis stuff.
20051220	Another fix for MIPS 'mul'. Also converting mul and {d,}cl{o,z}
		to dyntrans.
		memory_ppc.c syntax error fix (noticed by Peter Valchev).
		Beginning to move out machines from src/machine.c into
		individual files in src/machines (in a way similar to the
		autodev system for devices).
20051222	Updating the documentation regarding NetBSD/pmax 3.0.
20051223	- " - NetBSD/cats 3.0.
20051225	- " - NetBSD/hpcmips 3.0.
20051226	Continuing on the machine registry redesign.
		Adding support for ARM rrx (33-bit rotate).
		Fixing some signed/unsigned issues (exposed by gcc -W).
20051227	Fixing the bug which prevented a NetBSD/prep 3.0 install kernel
		from starting (triggered when an mtmsr was the last instruction
		on a page). Unfortunately not enough to get the kernel to run
		as well as the 2.1 kernels did.
20051230	Some dyntrans refactoring.
20051231	Continuing on the machine registry redesign.
20060101-10	Continuing... moving more machines. Moving MD interrupt stuff
		from machine.c into a new src/machines/interrupts.c.
20060114	Adding various mvmeppc machine skeletons.
20060115	Continuing on mvme* stuff. NetBSD/mvmeppc prints boot messages
		(for MVME1600) and reaches the root device prompt, but no
		specific hardware devices are emulated yet.
20060116	Minor updates to the mvme1600 emulation mode; the Eagle PCI bus
		seems to work without much modification, and a 21143 can be
		detected, interrupts might work (but untested so far).
		Adding a fake MK48Txx (mkclock) device, for NetBSD/mvmeppc.
20060121	Adding an aux control register for ARM. (A BIG thank you to
		Olivier Houchard for tracking down this bug.)
20060122	Adding more ARM instructions (smulXY), and dev_iq80321_7seg.
20060124	Adding disassembly of more ARM instructions (mia*, mra/mar),
		and some semi-bogus XScale and i80321 registers.
20060201-02	Various minor updates. Moving the last machines out of
		machine.c.
20060204	Adding a -c command line option, for running debugger commands
		before the simulation starts, but after all files have been
		loaded.
		Minor iq80321-related updates.
20060209	Minor hacks (DEVINIT macro, etc).
		Preparing for the generalization of the 64-bit dyntrans address
		translation subsystem.
20060216	Adding ARM ldrd (double-register load).
20060217	Continuing on various ARM-related stuff.
20060218	More progress on the ATA/wdc emulation for NetBSD/iq80321.
		NetBSD/evbarm can now be installed :-)  Updating the docs, etc.
		Continuing on Algor emulation.

==============  RELEASE 0.3.8  ==============


1 #ifndef BUS_PCI_H
2 #define BUS_PCI_H
3
4 /*
5 * Copyright (C) 2004-2006 Anders Gavare. All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions are met:
9 *
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 *
30 *
31 * $Id: bus_pci.h,v 1.29 2006/02/18 13:15:21 debug Exp $
32 */
33
34 #include "misc.h"
35 #include "pcireg.h"
36
37 struct machine;
38 struct memory;
39
40 struct pci_device;
41
42 #ifndef BUS_PCI_C
43 struct pci_data;
44 #else
45
46 struct pci_data {
47 /* IRQ nr of the controller itself. */
48 int irq_nr;
49
50 /*
51 * Default I/O port, memory, and irq bases for PCI and legacy ISA
52 * devices, and the base address for actual (emulated) devices:
53 *
54 * pci_portbase etc are what is stored in the device configuration
55 * registers. This address + pci_actual_{io,mem}_offset is where the
56 * emulated device should be registered.
57 */
58 uint64_t pci_actual_io_offset;
59 uint64_t pci_actual_mem_offset;
60
61 uint64_t pci_portbase;
62 uint64_t pci_membase;
63 int pci_irqbase;
64
65 uint64_t isa_portbase;
66 uint64_t isa_membase;
67 int isa_irqbase;
68
69 /* Current base when allocating space for PCI devices: */
70 uint64_t cur_pci_portbase;
71 uint64_t cur_pci_membase;
72
73 /* Current register access: */
74 int cur_bus, cur_device, cur_func, cur_reg;
75 int last_was_write_ffffffff;
76
77 struct pci_device *first_device;
78 };
79
80 #define PCI_CFG_MEM_SIZE 0x100
81
82 struct pci_device {
83 struct pci_device *next;
84 struct pci_data *pcibus;
85 char *name;
86 int bus, device, function;
87 unsigned char cfg_mem[PCI_CFG_MEM_SIZE];
88 unsigned char cfg_mem_size[PCI_CFG_MEM_SIZE];
89 int cur_mapreg_offset;
90 };
91
92 #define PCIINIT(name) void pciinit_ ## name(struct machine *machine, \
93 struct memory *mem, struct pci_device *pd)
94
95 /*
96 * Store little-endian config data in the pci_data struct's cfg_mem[]
97 * or cfg_mem_size[], respectively.
98 */
99 #define PCI_SET_DATA(ofs,value) { \
100 pd->cfg_mem[(ofs)] = (value) & 255; \
101 pd->cfg_mem[(ofs) + 1] = ((value) >> 8) & 255; \
102 pd->cfg_mem[(ofs) + 2] = ((value) >> 16) & 255; \
103 pd->cfg_mem[(ofs) + 3] = ((value) >> 24) & 255; \
104 }
105 #define PCI_SET_DATA_SIZE(ofs,value) { \
106 pd->cfg_mem_size[(ofs)] = (value) & 255; \
107 pd->cfg_mem_size[(ofs) + 1] = ((value) >> 8) & 255; \
108 pd->cfg_mem_size[(ofs) + 2] = ((value) >> 16) & 255; \
109 pd->cfg_mem_size[(ofs) + 3] = ((value) >> 24) & 255; \
110 }
111
112 #endif
113
114 #define BUS_PCI_ADDR 0xcf8
115 #define BUS_PCI_DATA 0xcfc
116
117
118 /*
119 * bus_pci.c:
120 */
121
122 /* Run-time access: */
123 void bus_pci_decompose_1(uint32_t t, int *bus, int *dev, int *func, int *reg);
124 void bus_pci_setaddr(struct cpu *cpu, struct pci_data *pci_data,
125 int bus, int device, int function, int reg);
126 void bus_pci_data_access(struct cpu *cpu, struct pci_data *pci_data,
127 uint64_t *data, int len, int writeflag);
128
129 /* Initialization: */
130 struct pci_data *bus_pci_init(struct machine *machine, int irq_nr,
131 uint64_t pci_actual_io_offset, uint64_t pci_actual_mem_offset,
132 uint64_t pci_portbase, uint64_t pci_membase, int pci_irqbase,
133 uint64_t isa_portbase, uint64_t isa_membase, int isa_irqbase);
134 void bus_pci_add(struct machine *machine, struct pci_data *pci_data,
135 struct memory *mem, int bus, int device, int function,
136 const char *name);
137
138
139 #endif /* BUS_PCI_H */

  ViewVC Help
Powered by ViewVC 1.1.26