/[gxemul]/trunk/src/devices/dev_z8530.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/devices/dev_z8530.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 42 - (hide annotations)
Mon Oct 8 16:22:32 2007 UTC (16 years, 7 months ago) by dpavlin
File MIME type: text/plain
File size: 6688 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1613 2007/06/15 20:11:26 debug Exp $
20070501	Continuing a little on m88k disassembly (control registers,
		more instructions).
		Adding a dummy mvme88k machine mode.
20070502	Re-adding MIPS load/store alignment exceptions.
20070503	Implementing more of the M88K disassembly code.
20070504	Adding disassembly of some more M88K load/store instructions.
		Implementing some relatively simple M88K instructions (br.n,
		xor[.u] imm, and[.u] imm).
20070505	Implementing M88K three-register and, or, xor, and jmp[.n],
		bsr[.n] including function call trace stuff.
		Applying a patch from Bruce M. Simpson which implements the
		SYSCON_BOARD_CPU_CLOCK_FREQ_ID object of the syscon call in
		the yamon PROM emulation.
20070506	Implementing M88K bb0[.n] and bb1[.n], and skeletons for
		ldcr and stcr (although no control regs are implemented yet).
20070509	Found and fixed the bug which caused Linux for QEMU_MIPS to
		stop working in 0.4.5.1: It was a faulty change to the MIPS
		'sc' and 'scd' instructions I made while going through gcc -W
		warnings on 20070428.
20070510	Updating the Linux/QEMU_MIPS section in guestoses.html to
		use mips-test-0.2.tar.gz instead of 0.1.
		A big thank you to Miod Vallat for sending me M88K manuals.
		Implementing more M88K instructions (addu, subu, div[u], mulu,
		ext[u], clr, set, cmp).
20070511	Fixing bugs in the M88K "and" and "and.u" instructions (found
		by comparing against the manual).
		Implementing more M88K instructions (mask[.u], mak, bcnd (auto-
		generated)) and some more control register details.
		Cleanup: Removing the experimental AVR emulation mode and
		corresponding devices; AVR emulation wasn't really meaningful.
		Implementing autogeneration of most M88K loads/stores. The
		rectangle drawing demo (with -O0) for M88K runs :-)
		Beginning on M88K exception handling.
		More M88K instructions: tb0, tb1, rte, sub, jsr[.n].
		Adding some skeleton MVME PROM ("BUG") emulation.
20070512	Fixing a bug in the M88K cmp instruction.
		Adding the M88K lda (scaled register) instruction.
		Fixing bugs in 64-bit (32-bit pairs) M88K loads/stores.
		Removing the unused tick_hz stuff from the machine struct.
		Implementing the M88K xmem instruction. OpenBSD/mvme88k gets
		far enough to display the Copyright banner :-)
		Implementing subu.co (guess), addu.co, addu.ci, ff0, and ff1.
		Adding a dev_mvme187, for MVME187-specific devices/registers.
		OpenBSD/mvme88k prints more boot messages. :)
20070515	Continuing on MVME187 emulation (adding more devices, beginning
		on the CMMUs, etc).
		Adding the M88K and.c, xor.c, and or.c instructions, and making
		sure that mul, div, etc cause exceptions if executed when SFD1
		is disabled.
20070517	Continuing on M88K and MVME187 emulation in general; moving
		the CMMU registers to the CPU struct, separating dev_pcc2 from
		dev_mvme187, and beginning on memory_m88k.c (BATC and PATC).
		Fixing a bug in 64-bit (32-bit pairs) M88K fast stores.
		Implementing the clock part of dev_mk48txx.
		Implementing the M88K fstcr and xcr instructions.
		Implementing m88k_cpu_tlbdump().
		Beginning on the implementation of a separate address space
		for M88K .usr loads/stores.
20070520	Removing the non-working (skeleton) Sandpoint, SonyNEWS, SHARK
		Dnard, and Zaurus machine modes.
		Experimenting with dyntrans to_be_translated read-ahead. It
		seems to give a very small performance increase for MIPS
		emulation, but a large performance degradation for SuperH. Hm.
20070522	Disabling correct SuperH ITLB emulation; it does not seem to be
		necessary in order to let SH4 guest OSes run, and it slows down
		userspace code.
		Implementing "samepage" branches for SuperH emulation, and some
		other minor speed hacks.
20070525	Continuing on M88K memory-related stuff: exceptions, memory
		transaction register contents, etc.
		Implementing the M88K subu.ci instruction.
		Removing the non-working (skeleton) Iyonix machine mode.
		OpenBSD/mvme88k reaches userland :-), starts executing
		/sbin/init's instructions, and issues a few syscalls, before
		crashing.
20070526	Fixing bugs in dev_mk48txx, so that OpenBSD/mvme88k detects
		the correct time-of-day.
		Implementing a generic IRQ controller for the test machines
		(dev_irqc), similar to a proposed patch from Petr Stepan.
		Experimenting some more with translation read-ahead.
		Adding an "expect" script for automated OpenBSD/landisk
		install regression/performance tests.
20070527	Adding a dummy mmEye (SH3) machine mode skeleton.
		FINALLY found the strange M88K bug I have been hunting: I had
		not emulated the SNIP value for exceptions occurring in
		branch delay slots correctly.
		Implementing correct exceptions for 64-bit M88K loads/stores.
		Address to symbol lookups are now disabled when M88K is
		running in usermode (because usermode addresses don't have
		anything to do with supervisor addresses).
20070531	Removing the mmEye machine mode skeleton.
20070604	Some minor code cleanup.
20070605	Moving src/useremul.c into a subdir (src/useremul/), and
		cleaning up some more legacy constructs.
		Adding -Wstrict-aliasing and -fstrict-aliasing detection to
		the configure script.
20070606	Adding a check for broken GCC on Solaris to the configure
		script. (GCC 3.4.3 on Solaris cannot handle static variables
		which are initialized to 0 or NULL. :-/)
		Removing the old (non-working) ARC emulation modes: NEC RD94,
		R94, R96, and R98, and the last traces of Olivetti M700 and
		Deskstation Tyne.
		Removing the non-working skeleton WDSC device (dev_wdsc).
20070607	Thinking about how to use the host's cc + ld at runtime to
		generate native code. (See experiments/native_cc_ld_test.i
		for an example.)
20070608	Adding a program counter sampling timer, which could be useful
		for native code generation experiments.
		The KN02_CSR_NRMMOD bit in the DECstation 5000/200 (KN02) CSR
		should always be set, to allow a 5000/200 PROM to boot.
20070609	Moving out breakpoint details from the machine struct into
		a helper struct, and removing the limit on max nr of
		breakpoints.
20070610	Moving out tick functions into a helper struct as well (which
		also gets rid of the max limit).
20070612	FINALLY figured out why Debian/DECstation stopped working when
		translation read-ahead was enabled: in src/memory_rw.c, the
		call to invalidate_code_translation was made also if the
		memory access was an instruction load (if the page was mapped
		as writable); it shouldn't be called in that case.
20070613	Implementing some more MIPS32/64 revision 2 instructions: di,
		ei, ext, dext, dextm, dextu, and ins.
20070614	Implementing an instruction combination for the NetBSD/arm
		idle loop (making the host not use any cpu if NetBSD/arm
		inside the emulator is not using any cpu).
		Increasing the nr of ARM VPH entries from 128 to 384.
20070615	Removing the ENABLE_arch stuff from the configure script, so
		that all included architectures are included in both release
		and development builds.
		Moving memory related helper functions from misc.c to memory.c.
		Adding preliminary instructions for netbooting NetBSD/pmppc to
		guestoses.html; it doesn't work yet, there are weird timeouts.
		Beginning a total rewrite of the userland emulation modes
		(removing all emulation modes, beginning from scratch with
		NetBSD/MIPS and FreeBSD/Alpha only).
20070616	After fixing a bug in the DEC21143 NIC (the TDSTAT_OWN bit was
		only cleared for the last segment when transmitting, not all
		segments), NetBSD/pmppc boots with root-on-nfs without the
		timeouts. Updating guestoses.html.
		Removing the skeleton PSP (Playstation Portable) mode.
		Moving X11-related stuff in the machine struct into a helper
		struct.
		Cleanup of out-of-memory checks, to use a new CHECK_ALLOCATION
		macro (which prints a meaningful error message).
		Adding a COMMENT to each machine and device (for automagic
		.index comment generation).
		Doing regression testing for the next release.

==============  RELEASE 0.4.6  ==============


1 dpavlin 22 /*
2 dpavlin 34 * Copyright (C) 2004-2007 Anders Gavare. All rights reserved.
3 dpavlin 22 *
4     * Redistribution and use in source and binary forms, with or without
5     * modification, are permitted provided that the following conditions are met:
6     *
7     * 1. Redistributions of source code must retain the above copyright
8     * notice, this list of conditions and the following disclaimer.
9     * 2. Redistributions in binary form must reproduce the above copyright
10     * notice, this list of conditions and the following disclaimer in the
11     * documentation and/or other materials provided with the distribution.
12     * 3. The name of the author may not be used to endorse or promote products
13     * derived from this software without specific prior written permission.
14     *
15     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25     * SUCH DAMAGE.
26     *
27     *
28 dpavlin 42 * $Id: dev_z8530.c,v 1.16 2007/06/15 19:57:34 debug Exp $
29 dpavlin 22 *
30 dpavlin 42 * COMMENT: Zilog Z8530 "zs" serial controller
31 dpavlin 22 *
32     * Features:
33     * o) Two channels, 0 = "channel B", 1 = "channel A".
34 dpavlin 24 * Normally, only channel B is in use.
35 dpavlin 22 *
36     * This is a work in progress... TODOs include:
37     * o) Implement more of the register set.
38     * o) Verify that it works with other guest OSes than NetBSD and OpenBSD.
39     * o) Implement DMA!
40     */
41    
42     #include <stdio.h>
43     #include <stdlib.h>
44     #include <string.h>
45    
46     #include "console.h"
47     #include "cpu.h"
48     #include "device.h"
49 dpavlin 34 #include "interrupt.h"
50 dpavlin 22 #include "machine.h"
51     #include "memory.h"
52     #include "misc.h"
53    
54     #include "z8530reg.h"
55    
56    
57 dpavlin 24 /* #define debug fatal */
58 dpavlin 22
59     #define ZS_TICK_SHIFT 14
60     #define ZS_N_REGS 16
61 dpavlin 24 #define ZS_N_CHANNELS 2
62 dpavlin 22 #define DEV_Z8530_LENGTH 4
63    
64     struct z8530_data {
65 dpavlin 34 struct interrupt irq;
66 dpavlin 22 int irq_asserted;
67     int addr_mult;
68    
69 dpavlin 24 int console_handle[ZS_N_CHANNELS];
70     int reg_select[ZS_N_CHANNELS];
71     uint8_t rr[ZS_N_CHANNELS][ZS_N_REGS];
72     uint8_t wr[ZS_N_CHANNELS][ZS_N_REGS];
73 dpavlin 22 };
74    
75    
76     /*
77     * check_incoming():
78 dpavlin 24 *
79     * Sets the RX interrupt flag for ports B and A, if something there is input
80     * available on port 0 or 1, respectively.
81 dpavlin 22 */
82     static void check_incoming(struct cpu *cpu, struct z8530_data *d)
83     {
84     if (console_charavail(d->console_handle[0])) {
85     d->rr[1][3] |= ZSRR3_IP_B_RX;
86     d->rr[0][0] |= ZSRR0_RX_READY;
87     }
88     if (console_charavail(d->console_handle[1])) {
89     d->rr[1][3] |= ZSRR3_IP_A_RX;
90     d->rr[1][0] |= ZSRR0_RX_READY;
91     }
92     }
93    
94    
95 dpavlin 32 DEVICE_TICK(z8530)
96 dpavlin 22 {
97 dpavlin 32 /* Generate transmit and receive interrupts at regular intervals. */
98 dpavlin 42 struct z8530_data *d = extra;
99 dpavlin 22 int asserted = 0;
100    
101     if (d->rr[1][3] & ZSRR3_IP_B_TX && d->wr[0][1] & ZSWR1_TIE)
102     asserted = 1;
103     if (d->rr[1][3] & ZSRR3_IP_A_TX && d->wr[1][1] & ZSWR1_TIE)
104     asserted = 1;
105    
106     d->rr[1][3] &= ~(ZSRR3_IP_B_RX | ZSRR3_IP_A_RX);
107     if (!asserted)
108     check_incoming(cpu, d);
109    
110     if (d->rr[1][3] & ZSRR3_IP_B_RX && (d->wr[0][1]&0x18) != ZSWR1_RIE_NONE)
111     asserted = 1;
112     if (d->rr[1][3] & ZSRR3_IP_A_RX && (d->wr[1][1]&0x18) != ZSWR1_RIE_NONE)
113     asserted = 1;
114    
115     if (!(d->wr[1][9] & ZSWR9_MASTER_IE))
116     asserted = 0;
117    
118     if (asserted)
119 dpavlin 34 INTERRUPT_ASSERT(d->irq);
120 dpavlin 22
121     if (d->irq_asserted && !asserted)
122 dpavlin 34 INTERRUPT_DEASSERT(d->irq);
123 dpavlin 22
124     d->irq_asserted = asserted;
125     }
126    
127    
128     DEVICE_ACCESS(z8530)
129     {
130     struct z8530_data *d = extra;
131     uint64_t idata = 0, odata = 0;
132     int port_nr;
133    
134     if (writeflag == MEM_WRITE)
135     idata = memory_readmax64(cpu, data, len);
136    
137     /* Both ports are always ready to transmit: */
138     d->rr[0][0] |= ZSRR0_TX_READY | ZSRR0_DCD | ZSRR0_CTS;
139     d->rr[1][0] |= ZSRR0_TX_READY | ZSRR0_DCD | ZSRR0_CTS;
140    
141     relative_addr /= d->addr_mult;
142    
143 dpavlin 24 port_nr = (relative_addr / 2) % ZS_N_CHANNELS;
144 dpavlin 22 relative_addr &= 1;
145    
146     if (relative_addr == 0) {
147     /* Register access: */
148     if (writeflag == MEM_READ) {
149     odata = d->rr[port_nr][d->reg_select[port_nr]];
150 dpavlin 24 debug("[ z8530: read from port %i reg %2i: "
151     "0x%02x ]\n", port_nr, d->reg_select[
152     port_nr], (int)odata);
153 dpavlin 22 d->reg_select[port_nr] = 0;
154     } else {
155     if (d->reg_select[port_nr] == 0) {
156 dpavlin 24 if (idata < 16)
157     d->reg_select[port_nr] = idata & 15;
158     else
159     d->reg_select[port_nr] = idata & 7;
160     switch (idata & 0xf8) {
161     case ZSWR0_CLR_INTR: /* Interrupt ack: */
162     d->rr[1][3] = 0;
163     break;
164     }
165 dpavlin 22 } else {
166     d->wr[port_nr][d->reg_select[port_nr]] = idata;
167     switch (d->reg_select[port_nr]) {
168     default:debug("[ z8530: write to port %i reg "
169     "%2i: 0x%02x ]\n", port_nr, d->
170     reg_select[port_nr], (int)idata);
171     }
172     d->reg_select[port_nr] = 0;
173     }
174     }
175     } else {
176     /* Data access: */
177     if (writeflag == MEM_READ) {
178     int x = console_readchar(d->console_handle[port_nr]);
179     d->rr[port_nr][0] &= ~ZSRR0_RX_READY;
180     odata = x < 0? 0 : x;
181     } else {
182     idata &= 255;
183     if (idata != 0)
184     console_putchar(d->console_handle[port_nr],
185     idata);
186     if (1 /* d->wr[port_nr][1] & ZSWR1_TIE */) {
187     if (port_nr == 0)
188     d->rr[1][3] |= ZSRR3_IP_B_TX;
189     else
190     d->rr[1][3] |= ZSRR3_IP_A_TX;
191     }
192     }
193     }
194    
195     if (writeflag == MEM_READ)
196     memory_writemax64(cpu, data, len, odata);
197    
198     dev_z8530_tick(cpu, extra);
199    
200     return 1;
201     }
202    
203    
204     DEVINIT(z8530)
205     {
206 dpavlin 42 struct z8530_data *d;
207 dpavlin 22 char tmp[100];
208    
209 dpavlin 42 CHECK_ALLOCATION(d = malloc(sizeof(struct z8530_data)));
210 dpavlin 22 memset(d, 0, sizeof(struct z8530_data));
211 dpavlin 34
212 dpavlin 22 d->addr_mult = devinit->addr_mult;
213    
214 dpavlin 34 INTERRUPT_CONNECT(devinit->interrupt_path, d->irq);
215    
216 dpavlin 22 snprintf(tmp, sizeof(tmp), "%s [ch-b]", devinit->name);
217     d->console_handle[0] = console_start_slave(devinit->machine, tmp,
218 dpavlin 24 devinit->in_use);
219 dpavlin 22 snprintf(tmp, sizeof(tmp), "%s [ch-a]", devinit->name);
220     d->console_handle[1] = console_start_slave(devinit->machine, tmp, 0);
221    
222     if (devinit->name2 != NULL && devinit->name2[0])
223     snprintf(tmp, sizeof(tmp), "%s [%s]", devinit->name,
224     devinit->name2);
225     else
226     snprintf(tmp, sizeof(tmp), "%s", devinit->name);
227    
228     memory_device_register(devinit->machine->memory, tmp, devinit->addr,
229     DEV_Z8530_LENGTH * d->addr_mult, dev_z8530_access, d, DM_DEFAULT,
230     NULL);
231    
232     machine_add_tickfunction(devinit->machine, dev_z8530_tick, d,
233 dpavlin 42 ZS_TICK_SHIFT);
234 dpavlin 22
235     devinit->return_ptr = (void *)(size_t) d->console_handle[0];
236    
237     return 1;
238     }
239    

  ViewVC Help
Powered by ViewVC 1.1.26