/[gxemul]/trunk/src/devices/dev_wdsc.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/devices/dev_wdsc.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 24 - (hide annotations)
Mon Oct 8 16:19:56 2007 UTC (16 years, 7 months ago) by dpavlin
File MIME type: text/plain
File size: 10024 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1256 2006/06/23 20:43:44 debug Exp $
20060219	Various minor updates. Removing the old MIPS16 skeleton code,
		because it will need to be rewritten for dyntrans anyway.
20060220-22	Removing the non-working dyntrans backend support.
		Continuing on the 64-bit dyntrans virtual memory generalization.
20060223	More work on the 64-bit vm generalization.
20060225	Beginning on MIPS dyntrans load/store instructions.
		Minor PPC updates (64-bit load/store, etc).
		Fixes for the variable-instruction-length framework, some
		minor AVR updates (a simple Hello World program works!).
		Beginning on a skeleton for automatically generating documen-
		tation (for devices etc.).
20060226	PPC updates (adding some more 64-bit instructions, etc).
		AVR updates (more instructions).
		FINALLY found and fixed the zs bug, making NetBSD/macppc
		accept the serial console.
20060301	Adding more AVR instructions.
20060304	Continuing on AVR-related stuff. Beginning on a framework for
		cycle-accurate device emulation. Adding an experimental "PAL
		TV" device (just a dummy so far).
20060305	Adding more AVR instructions.
		Adding a dummy epcom serial controller (for TS7200 emulation).
20060310	Removing the emul() command from configuration files, so only
		net() and machine() are supported.
		Minor progress on the MIPS dyntrans rewrite.
20060311	Continuing on the MIPS dyntrans rewrite (adding more
		instructions, etc).
20060315	Adding more instructions (sllv, srav, srlv, bgtz[l], blez[l],
		beql, bnel, slti[u], various loads and stores).
20060316	Removing the ALWAYS_SIGNEXTEND_32 option, since it was rarely
		used.
		Adding more MIPS dyntrans instructions, and fixing bugs.
20060318	Implementing fast loads/stores for MIPS dyntrans (big/little
		endian, 32-bit and 64-bit modes).
20060320	Making MIPS dyntrans the default configure option; use
		"--enable-oldmips" to use the old bintrans system.
		Adding MIPS dyntrans dmult[u]; minor updates.
20060322	Continuing... adding some more instructions.
		Adding a simple skeleton for demangling C++ "_ZN" symbols.
20060323	Moving src/debugger.c into a new directory (src/debugger/).
20060324	Fixing the hack used to load PPC ELFs (useful for relocated
		Linux/ppc kernels), and adding a dummy G3 machine mode.
20060325-26	Beginning to experiment with GDB remote serial protocol
		connections; adding a -G command line option for selecting
		which TCP port to listen to.
20060330	Beginning a major cleanup to replace things like "0x%016llx"
		with more correct "0x%016"PRIx64, etc.
		Continuing on the GDB remote serial protocol support.
20060331	More cleanup, and some minor GDB remote progress.
20060402	Adding a hack to the configure script, to allow compilation
		on systems that lack PRIx64 etc.
20060406	Removing the temporary FreeBSD/arm hack in dev_ns16550.c and
		replacing it with a better fix from Olivier Houchard.
20060407	A remote debugger (gdb or ddd) can now start and stop the
		emulator using the GDB remote serial protocol, and registers
		and memory can be read. MIPS only for now.
20060408	More GDB progress: single-stepping also works, and also adding
		support for ARM, PowerPC, and Alpha targets.
		Continuing on the delay-slot-across-page-boundary issue.
20060412	Minor update: beginning to add support for the SPARC target
		to the remote GDB functionality.
20060414	Various MIPS updates: adding more instructions for dyntrans
		(eret, add), and making some exceptions work. Fixing a bug
		in dmult[u].
		Implementing the first SPARC instructions (sethi, or).
20060415	Adding "magic trap" instructions so that PROM calls can be
		software emulated in MIPS dyntrans.
		Adding more MIPS dyntrans instructions (ddiv, dadd) and
		fixing another bug in dmult.
20060416	More MIPS dyntrans progress: adding [d]addi, movn, movz, dsllv,
		rfi, an ugly hack for supporting R2000/R3000 style faked caches,
		preliminary interrupt support, and various other updates and
		bugfixes.
20060417	Adding more SPARC instructions (add, sub, sll[x], sra[x],
		srl[x]), and useful SPARC header definitions.
		Adding the first (trivial) x86/AMD64 dyntrans instructions (nop,
		cli/sti, stc/clc, std/cld, simple mov, inc ax). Various other
		x86 updates related to variable instruction length stuff.
		Adding unaligned loads/stores to the MIPS dyntrans mode (but
		still using the pre-dyntrans (slow) imlementation).
20060419	Fixing a MIPS dyntrans exception-in-delay-slot bug.
		Removing the old "show opcode statistics" functionality, since
		it wasn't really useful and isn't implemented for dyntrans.
		Single-stepping (or running with instruction trace) now looks
		ok with dyntrans with delay-slot architectures.
20060420	Minor hacks (removing the -B command line option when compiled
		for non-bintrans, and some other very minor updates).
		Adding (slow) MIPS dyntrans load-linked/store-conditional.
20060422	Applying fixes for bugs discovered by Nils Weller's nwcc
		(static DEC memmap => now per machine, and adding an extern
		keyword in cpu_arm_instr.c).
		Finally found one of the MIPS dyntrans bugs that I've been
		looking for (copy/paste spelling error BIG vs LITTLE endian in
		cpu_mips_instr_loadstore.c for 16-bit fast stores).
		FINALLY found the major MIPS dyntrans bug: slti vs sltiu
		signed/unsigned code in cpu_mips_instr.c. :-)
		Adding more MIPS dyntrans instructions (lwc1, swc1, bgezal[l],
		ctc1, tlt[u], tge[u], tne, beginning on rdhwr).
		NetBSD/hpcmips can now reach userland when using dyntrans :-)
		Adding some more x86 dyntrans instructions.
		Finally removed the old Alpha-specific virtual memory code,
		and replaced it with the generic 64-bit version.
		Beginning to add disassembly support for SPECIAL3 MIPS opcodes.
20060423	Continuing on the delay-slot-across-page-boundary issue;
		adding an end_of_page2 ic slot (like I had planned before, but
		had removed for some reason).
		Adding a quick-and-dirty fallback to legacy coprocessor 1
		code (i.e. skipping dyntrans implementation for now).
		NetBSD/hpcmips and NetBSD/pmax (when running on an emulated
		R4400) can now be installed and run. :-)  (Many bugs left
		to fix, though.)
		Adding more MIPS dyntrans instructions: madd[u], msub[u].
		Cleaning up the SPECIAL2 vs R5900/TX79/C790 "MMI" opcode
		maps somewhat (disassembly and dyntrans instruction decoding).
20060424	Adding an isa_revision field to mips_cpu_types.h, and making
		sure that SPECIAL3 opcodes cause Reserved Instruction
		exceptions on MIPS32/64 revisions lower than 2.
		Adding the SPARC 'ba', 'call', 'jmpl/retl', 'and', and 'xor'
		instructions.
20060425	Removing the -m command line option ("run at most x 
		instructions") and -T ("single_step_on_bad_addr"), because
		they never worked correctly with dyntrans anyway.
		Freshening up the man page.
20060428	Adding more MIPS dyntrans instructions: bltzal[l], idle.
		Enabling MIPS dyntrans compare interrupts.
20060429	FINALLY found the weird dyntrans bug, causing NetBSD etc. to
		behave strangely: some floating point code (conditional
		coprocessor branches) could not be reused from the old
		non-dyntrans code. The "quick-and-dirty fallback" only appeared
		to work. Fixing by implementing bc1* for MIPS dyntrans.
		More MIPS instructions: [d]sub, sdc1, ldc1, dmtc1, dmfc1, cfc0.
		Freshening up MIPS floating point disassembly appearance.
20060430	Continuing on C790/R5900/TX79 disassembly; implementing 128-bit
		"por" and "pextlw".
20060504	Disabling -u (userland emulation) unless compiled as unstable
		development version.
		Beginning on freshening up the testmachine include files,
		to make it easier to reuse those files (placing them in
		src/include/testmachine/), and beginning on a set of "demos"
		or "tutorials" for the testmachine functionality.
		Minor updates to the MIPS GDB remote protocol stub.
		Refreshing doc/experiments.html and gdb_remote.html.
		Enabling Alpha emulation in the stable release configuration,
		even though no guest OSes for Alpha can run yet.
20060505	Adding a generic 'settings' object, which will contain
		references to settable variables (which will later be possible
		to access using the debugger).
20060506	Updating dev_disk and corresponding demo/documentation (and
		switching from SCSI to IDE disk types, so it actually works
		with current test machines :-).
20060510	Adding a -D_LARGEFILE_SOURCE hack for 64-bit Linux hosts,
		so that fseeko() doesn't give a warning.
		Updating the section about how dyntrans works (the "runnable
		IR") in doc/intro.html.
		Instruction updates (some x64=1 checks, some more R5900
		dyntrans stuff: better mul/mult separation from MIPS32/64,
		adding ei and di).
		Updating MIPS cpuregs.h to a newer one (from NetBSD).
		Adding more MIPS dyntrans instructions: deret, ehb.
20060514	Adding disassembly and beginning implementation of SPARC wr
		and wrpr instructions.
20060515	Adding a SUN SPARC machine mode, with dummy SS20 and Ultra1
		machines. Adding the 32-bit "rd psr" instruction.
20060517	Disassembly support for the general SPARC rd instruction.
		Partial implementation of the cmp (subcc) instruction.
		Some other minor updates (making sure that R5900 processors
		start up with the EIE bit enabled, otherwise Linux/playstation2
		receives no interrupts).
20060519	Minor MIPS updates/cleanups.
20060521	Moving the MeshCube machine into evbmips; this seems to work
		reasonably well with a snapshot of a NetBSD MeshCube kernel.
		Cleanup/fix of MIPS config0 register initialization.
20060529	Minor MIPS fixes, including a sign-extension fix to the
		unaligned load/store code, which makes NetBSD/pmax on R3000
		work better with dyntrans. (Ultrix and Linux/DECstation still
		don't work, though.)
20060530	Minor updates to the Alpha machine mode: adding an AlphaBook
		mode, an LCA bus (forwarding accesses to an ISA bus), etc.
20060531	Applying a bugfix for the MIPS dyntrans sc[d] instruction from
		Ondrej Palkovsky. (Many thanks.)
20060601	Minifix to allow ARM immediate msr instruction to not give
		an error for some valid values.
		More Alpha updates.
20060602	Some minor Alpha updates.
20060603	Adding the Alpha cmpbge instruction. NetBSD/alpha prints its
		first boot messages :-) on an emulated Alphabook 1.
20060612	Minor updates; adding a dev_ether.h include file for the
		testmachine ether device. Continuing the hunt for the dyntrans
		bug which makes Linux and Ultrix on DECstation behave
		strangely... FINALLY found it! It seems to be related to
		invalidation of the translation cache, on tlbw{r,i}. There
		also seems to be some remaining interrupt-related problems.
20060614	Correcting the implementation of ldc1/sdc1 for MIPS dyntrans
		(so that it uses 16 32-bit registers if the FR bit in the
		status register is not set).
20060616	REMOVING BINTRANS COMPLETELY!
		Removing the old MIPS interpretation mode.
		Removing the MFHILO_DELAY and instruction delay stuff, because
		they wouldn't work with dyntrans anyway.
20060617	Some documentation updates (adding "NetBSD-archive" to some
		URLs, and new Debian/DECstation installation screenshots).
		Removing the "tracenull" and "enable-caches" configure options.
		Improving MIPS dyntrans performance somewhat (only invalidate
		translations if necessary, on writes to the entryhi register,
		instead of doing it for all cop0 writes).
20060618	More cleanup after the removal of the old MIPS emulation.
		Trying to fix the MIPS dyntrans performance bugs/bottlenecks;
		only semi-successful so far (for R3000).
20060620	Minor update to allow clean compilation again on Tru64/Alpha.
20060622	MIPS cleanup and fixes (removing the pc_last stuff, which
		doesn't make sense with dyntrans anyway, and fixing a cross-
		page-delay-slot-with-exception case in end_of_page).
		Removing the old max_random_cycles_per_chunk stuff, and the
		concept of cycles vs instructions for MIPS emulation.
		FINALLY found and fixed the bug which caused NetBSD/pmax
		clocks to behave strangely (it was a load to the zero register,
		which was treated as a NOP; now it is treated as a load to a
		dummy scratch register).
20060623	Increasing the dyntrans chunk size back to
		N_SAFE_DYNTRANS_LIMIT, instead of N_SAFE_DYNTRANS_LIMIT/2.
		Preparing for a quick release, even though there are known
		bugs, and performance for non-R3000 MIPS emulation is very
		poor. :-/
		Reverting to half the dyntrans chunk size again, because
		NetBSD/cats seemed less stable with full size chunks. :(
		NetBSD/sgimips 3.0 can now run :-)  (With release 0.3.8, only
		NetBSD/sgimips 2.1 worked, not 3.0.)

==============  RELEASE 0.4.0  ==============


1 dpavlin 4 /*
2 dpavlin 22 * Copyright (C) 2004-2006 Anders Gavare. All rights reserved.
3 dpavlin 4 *
4     * Redistribution and use in source and binary forms, with or without
5     * modification, are permitted provided that the following conditions are met:
6     *
7     * 1. Redistributions of source code must retain the above copyright
8     * notice, this list of conditions and the following disclaimer.
9     * 2. Redistributions in binary form must reproduce the above copyright
10     * notice, this list of conditions and the following disclaimer in the
11     * documentation and/or other materials provided with the distribution.
12     * 3. The name of the author may not be used to endorse or promote products
13     * derived from this software without specific prior written permission.
14     *
15     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25     * SUCH DAMAGE.
26     *
27     *
28 dpavlin 24 * $Id: dev_wdsc.c,v 1.31 2006/03/04 12:38:49 debug Exp $
29 dpavlin 4 *
30     * WDSC SCSI (WD33C93) controller.
31     * (For SGI-IP22. See sys/arch/sgimips/hpc/sbic* in NetBSD for details.)
32     *
33     * TODO: This device doesn't do much yet.
34     */
35    
36     #include <stdio.h>
37     #include <stdlib.h>
38     #include <string.h>
39    
40     #include "cpu.h"
41     #include "devices.h"
42     #include "diskimage.h"
43     #include "machine.h"
44     #include "memory.h"
45     #include "misc.h"
46    
47     #include "wdsc_sbicreg.h"
48    
49    
50     struct wdsc_data {
51     int irq_nr;
52     int controller_nr;
53    
54     int register_select;
55     unsigned char reg[DEV_WDSC_NREGS];
56    
57     int irq_pending;
58    
59     int buf_allocatedlen;
60     int buf_curptr;
61     unsigned char *buf;
62    
63     int current_phase;
64    
65     struct scsi_transfer *xfer;
66     };
67    
68    
69     /*
70     * dev_wdsc_tick():
71     */
72     void dev_wdsc_tick(struct cpu *cpu, void *extra)
73     {
74     struct wdsc_data *d = extra;
75    
76     if (d->irq_pending)
77     cpu_interrupt(cpu, d->irq_nr);
78     else
79     cpu_interrupt_ack(cpu, d->irq_nr);
80     }
81    
82    
83     /*
84     * dev_wdsc_regwrite():
85     *
86     * Handle writes to WDSC registers.
87     */
88     static void dev_wdsc_regwrite(struct cpu *cpu, struct wdsc_data *d, int idata)
89     {
90     d->reg[d->register_select] = idata & 0xff;
91    
92     debug("[ wdsc: write to register %i", d->register_select);
93    
94     switch (d->register_select) {
95    
96     case SBIC_myid:
97     debug(" (myid): 0x%02x => ", (int)idata);
98     if (idata & SBIC_ID_FS_16_20)
99     debug("16-20MHz, ");
100     if (idata & SBIC_ID_FS_12_15)
101     debug("12-15MHz, ");
102     if (idata & SBIC_ID_RAF)
103     debug("RAF(?), ");
104     if (idata & SBIC_ID_EHP)
105     debug("Parity, ");
106     if (idata & SBIC_ID_EAF)
107     debug("EnableAdvancedFeatures, ");
108     debug("ID=%i", idata & SBIC_ID_MASK);
109     break;
110    
111     case SBIC_control:
112     debug(" (control): 0x%02x =>", (int)idata);
113     if (idata & SBIC_CTL_DMA)
114     debug(" SingleByteDMA");
115     if (idata & SBIC_CTL_DBA_DMA)
116     debug(" DirectBufferAccess");
117     if (idata & SBIC_CTL_BURST_DMA)
118     debug(" BurstDMA");
119     if (idata & SBIC_CTL_HHP)
120     debug(" HaltOnParity");
121     if (idata & SBIC_CTL_EDI)
122     debug(" EndDisconIntr");
123     if (idata & SBIC_CTL_IDI)
124     debug(" IntermediateDisconIntr");
125     if (idata & SBIC_CTL_HA)
126     debug(" HaltOnATN");
127     if (idata & SBIC_CTL_HSP)
128     debug(" HaltOnParityError");
129    
130     if (idata == SBIC_CTL_NO_DMA)
131     debug(" PIO");
132    
133     /* TODO: When/how are interrupts acknowledged? */
134     if (idata & SBIC_CTL_EDI)
135     d->irq_pending = 0;
136    
137     break;
138    
139     case SBIC_count_hi:
140     debug(" (count_hi): 0x%02x", (int)idata);
141     break;
142    
143     case SBIC_count_med:
144     debug(" (count_med): 0x%02x", (int)idata);
145     break;
146    
147     case SBIC_count_lo:
148     debug(" (count_lo): 0x%02x", (int)idata);
149     break;
150    
151     case SBIC_selid:
152     debug(" (selid): 0x%02x => ", (int)idata);
153    
154     if (idata & SBIC_SID_SCC)
155     debug("SelectCommandChaining, ");
156     if (idata & SBIC_SID_FROM_SCSI)
157     debug("FromSCSI, ");
158     else
159     debug("ToSCSI, ");
160    
161     debug("id %i", idata & SBIC_SID_IDMASK);
162     break;
163    
164     case SBIC_rselid:
165     debug(" (rselid): 0x%02x => ", (int)idata);
166    
167     if (idata & SBIC_RID_ER)
168     debug("EnableReselection, ");
169     if (idata & SBIC_RID_ES)
170     debug("EnableSelection, ");
171     if (idata & SBIC_RID_DSP)
172     debug("DisableSelectParity, ");
173     if (idata & SBIC_RID_SIV)
174     debug("SourceIDValid, ");
175    
176     debug("id %i", idata & SBIC_RID_MASK);
177     break;
178    
179     case SBIC_cmd:
180     debug(" (cmd): 0x%02x => ", (int)idata);
181    
182     /* SBT = Single Byte Transfer */
183     if (idata & SBIC_CMD_SBT)
184     debug("SBT, ");
185    
186     /* Handle commands: */
187     switch (idata & SBIC_CMD_MASK) {
188     case SBIC_CMD_RESET:
189     debug("RESET");
190     d->irq_pending = 1;
191     d->reg[SBIC_csr] = SBIC_CSR_RESET;
192     break;
193     case SBIC_CMD_ABORT:
194     debug("ABORT");
195     break;
196     case SBIC_CMD_SEL_ATN:
197     debug("SEL_ATN");
198     d->irq_pending = 1;
199     d->reg[SBIC_csr] = SBIC_CSR_SEL_TIMEO;
200     if (d->controller_nr == 0 && diskimage_exist(
201     cpu->machine, d->reg[SBIC_selid] &
202 dpavlin 6 SBIC_SID_IDMASK, DISKIMAGE_SCSI)) {
203 dpavlin 4 if (d->xfer != NULL)
204     scsi_transfer_free(d->xfer);
205     d->xfer = scsi_transfer_alloc();
206    
207     /* According to NetBSD, we can go either to
208     SBIC_CSR_MIS_2 | CMD_PHASE, or
209     SBIC_CSR_MIS_2 | MESG_OUT_PHASE. */
210    
211     d->reg[SBIC_csr] = SBIC_CSR_MIS_2 | CMD_PHASE;
212    
213     d->current_phase = CMD_PHASE;
214     }
215     break;
216     case SBIC_CMD_XFER_INFO:
217     debug("XFER_INFO");
218    
219     if (d->buf != NULL)
220     free(d->buf);
221    
222     d->buf_allocatedlen = (d->reg[SBIC_count_hi] << 16)
223     + (d->reg[SBIC_count_med] << 8) +
224     d->reg[SBIC_count_lo];
225    
226     d->buf = malloc(d->buf_allocatedlen);
227     if (d->buf == NULL) {
228     fprintf(stderr, "out of memory in wdsc\n");
229     exit(1);
230     }
231    
232     d->buf_curptr = 0;
233     d->irq_pending = 0;
234     break;
235     default:
236     debug("unimplemented command");
237     }
238     break;
239    
240     case SBIC_data:
241     debug(" (data): 0x%02x", (int)idata);
242    
243     switch (d->reg[SBIC_cmd] & ~SBIC_CMD_SBT) {
244     case SBIC_CMD_XFER_INFO:
245     if (d->buf == NULL || d->buf_curptr >=
246     d->buf_allocatedlen) {
247     fprintf(stderr, "fatal error in wdsc\n");
248     exit(1);
249     }
250    
251     d->buf[d->buf_curptr++] = idata;
252    
253     if (d->buf_curptr >= d->buf_allocatedlen) {
254     int res;
255    
256     /*
257     * Transfer buf to/from the SCSI unit:
258     */
259    
260     switch (d->current_phase) {
261     case CMD_PHASE:
262     scsi_transfer_allocbuf(
263     &d->xfer->cmd_len, &d->xfer->cmd,
264     d->buf_allocatedlen, 1);
265     memcpy(d->xfer->cmd, d->buf,
266     d->buf_allocatedlen);
267     break;
268     default:
269     fatal("wdsc: unimplemented phase %i!\n",
270     d->current_phase);
271     }
272    
273     res = diskimage_scsicommand(cpu,
274     d->reg[SBIC_selid] & SBIC_SID_IDMASK,
275 dpavlin 6 DISKIMAGE_SCSI, d->xfer);
276 dpavlin 4 debug("{ res = %i }", res);
277    
278     d->irq_pending = 1;
279    
280     if (res == 2)
281     d->reg[SBIC_csr] = SBIC_CSR_XFERRED |
282     DATA_OUT_PHASE;
283     else
284     d->reg[SBIC_csr] = SBIC_CSR_XFERRED |
285     DATA_IN_PHASE;
286    
287     /* status phase? msg in and msg out? */
288     }
289     break;
290     default:
291     fatal("[ wdsc: don't know how to handle data for "
292     "cmd = 0x%02x ]\n", d->reg[SBIC_cmd]);
293     }
294    
295     break;
296    
297     default:
298     debug(" (TODO): 0x%02x", (int)idata);
299     }
300    
301     debug(" ]\n");
302    
303     /* After writing to a register, advance to the next: */
304     d->register_select ++;
305     }
306    
307    
308     /*
309     * dev_wdsc_access():
310     */
311 dpavlin 22 DEVICE_ACCESS(wdsc)
312 dpavlin 4 {
313 dpavlin 22 size_t i;
314 dpavlin 4 struct wdsc_data *d = extra;
315     uint64_t idata = 0, odata = 0;
316    
317 dpavlin 18 if (writeflag == MEM_WRITE)
318     idata = memory_readmax64(cpu, data, len);
319 dpavlin 4
320     /*
321     * All registers on the WDSC seem to be accessed by writing the
322     * register number to one address (SBIC_ADDR), and then reading/
323     * writing another address (SBIC_VAL).
324     *
325     * On SGI-IP22, these are at offset 3 and 7, respectively.
326     *
327     * TODO: If this device is to be used by other machine types, then
328     * this needs to be conditionalized.
329     */
330     relative_addr = (relative_addr - 3) / 4;
331    
332     switch (relative_addr) {
333    
334     case SBIC_ADDR:
335     /*
336     * Reading the combined ADDR/ASR returns the Status
337     * Register, writing selects which register to access
338     * via SBIC_VAL.
339     */
340     if (writeflag == MEM_READ) {
341     odata = SBIC_ASR_DBR;
342     if (d->irq_pending)
343     odata |= SBIC_ASR_INT;
344    
345     debug("[ wdsc: read from Status Register: %02x ]\n",
346     (int)odata);
347     } else {
348     d->register_select = idata & (DEV_WDSC_NREGS - 1);
349     }
350     break;
351    
352     case SBIC_VAL:
353     if (writeflag == MEM_READ) {
354     odata = d->reg[d->register_select];
355    
356     if (d->register_select == SBIC_csr) {
357     /* TODO: when should interrupts actually be
358     ack:ed? */
359     d->irq_pending = 0;
360     }
361    
362     debug("[ wdsc: read from register %i: 0x%02x ]\n",
363     d->register_select, (int)odata);
364     } else {
365     dev_wdsc_regwrite(cpu, d, idata & 0xff);
366     }
367     break;
368    
369     default:
370     /* These should never occur: */
371     if (writeflag==MEM_READ) {
372     fatal("[ wdsc: read from 0x%x:", (int)relative_addr);
373     for (i=0; i<len; i++)
374     fatal(" %02x", data[i]);
375     fatal(" (len=%i) ]\n", len);
376     } else {
377     fatal("[ wdsc: write to 0x%x:", (int)relative_addr);
378     for (i=0; i<len; i++)
379     fatal(" %02x", data[i]);
380     fatal(" (len=%i) ]\n", len);
381     }
382     }
383    
384     if (writeflag == MEM_READ)
385     memory_writemax64(cpu, data, len, odata);
386    
387     dev_wdsc_tick(cpu, extra);
388    
389     return 1;
390     }
391    
392    
393     /*
394     * dev_wdsc_init():
395     */
396     void dev_wdsc_init(struct machine *machine, struct memory *mem,
397     uint64_t baseaddr, int controller_nr, int irq_nr)
398     {
399     struct wdsc_data *d;
400    
401     d = malloc(sizeof(struct wdsc_data));
402     if (d == NULL) {
403     fprintf(stderr, "out of memory\n");
404     exit(1);
405     }
406     memset(d, 0, sizeof(struct wdsc_data));
407     d->irq_nr = irq_nr;
408     d->controller_nr = controller_nr;
409    
410     memory_device_register(mem, "wdsc", baseaddr, DEV_WDSC_LENGTH,
411 dpavlin 20 dev_wdsc_access, d, DM_DEFAULT, NULL);
412 dpavlin 4
413 dpavlin 24 machine_add_tickfunction(machine, dev_wdsc_tick, d, 14, 0.0);
414 dpavlin 4 }
415    

  ViewVC Help
Powered by ViewVC 1.1.26