/[gxemul]/trunk/src/devices/dev_ssc.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/devices/dev_ssc.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 42 - (show annotations)
Mon Oct 8 16:22:32 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 6328 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1613 2007/06/15 20:11:26 debug Exp $
20070501	Continuing a little on m88k disassembly (control registers,
		more instructions).
		Adding a dummy mvme88k machine mode.
20070502	Re-adding MIPS load/store alignment exceptions.
20070503	Implementing more of the M88K disassembly code.
20070504	Adding disassembly of some more M88K load/store instructions.
		Implementing some relatively simple M88K instructions (br.n,
		xor[.u] imm, and[.u] imm).
20070505	Implementing M88K three-register and, or, xor, and jmp[.n],
		bsr[.n] including function call trace stuff.
		Applying a patch from Bruce M. Simpson which implements the
		SYSCON_BOARD_CPU_CLOCK_FREQ_ID object of the syscon call in
		the yamon PROM emulation.
20070506	Implementing M88K bb0[.n] and bb1[.n], and skeletons for
		ldcr and stcr (although no control regs are implemented yet).
20070509	Found and fixed the bug which caused Linux for QEMU_MIPS to
		stop working in 0.4.5.1: It was a faulty change to the MIPS
		'sc' and 'scd' instructions I made while going through gcc -W
		warnings on 20070428.
20070510	Updating the Linux/QEMU_MIPS section in guestoses.html to
		use mips-test-0.2.tar.gz instead of 0.1.
		A big thank you to Miod Vallat for sending me M88K manuals.
		Implementing more M88K instructions (addu, subu, div[u], mulu,
		ext[u], clr, set, cmp).
20070511	Fixing bugs in the M88K "and" and "and.u" instructions (found
		by comparing against the manual).
		Implementing more M88K instructions (mask[.u], mak, bcnd (auto-
		generated)) and some more control register details.
		Cleanup: Removing the experimental AVR emulation mode and
		corresponding devices; AVR emulation wasn't really meaningful.
		Implementing autogeneration of most M88K loads/stores. The
		rectangle drawing demo (with -O0) for M88K runs :-)
		Beginning on M88K exception handling.
		More M88K instructions: tb0, tb1, rte, sub, jsr[.n].
		Adding some skeleton MVME PROM ("BUG") emulation.
20070512	Fixing a bug in the M88K cmp instruction.
		Adding the M88K lda (scaled register) instruction.
		Fixing bugs in 64-bit (32-bit pairs) M88K loads/stores.
		Removing the unused tick_hz stuff from the machine struct.
		Implementing the M88K xmem instruction. OpenBSD/mvme88k gets
		far enough to display the Copyright banner :-)
		Implementing subu.co (guess), addu.co, addu.ci, ff0, and ff1.
		Adding a dev_mvme187, for MVME187-specific devices/registers.
		OpenBSD/mvme88k prints more boot messages. :)
20070515	Continuing on MVME187 emulation (adding more devices, beginning
		on the CMMUs, etc).
		Adding the M88K and.c, xor.c, and or.c instructions, and making
		sure that mul, div, etc cause exceptions if executed when SFD1
		is disabled.
20070517	Continuing on M88K and MVME187 emulation in general; moving
		the CMMU registers to the CPU struct, separating dev_pcc2 from
		dev_mvme187, and beginning on memory_m88k.c (BATC and PATC).
		Fixing a bug in 64-bit (32-bit pairs) M88K fast stores.
		Implementing the clock part of dev_mk48txx.
		Implementing the M88K fstcr and xcr instructions.
		Implementing m88k_cpu_tlbdump().
		Beginning on the implementation of a separate address space
		for M88K .usr loads/stores.
20070520	Removing the non-working (skeleton) Sandpoint, SonyNEWS, SHARK
		Dnard, and Zaurus machine modes.
		Experimenting with dyntrans to_be_translated read-ahead. It
		seems to give a very small performance increase for MIPS
		emulation, but a large performance degradation for SuperH. Hm.
20070522	Disabling correct SuperH ITLB emulation; it does not seem to be
		necessary in order to let SH4 guest OSes run, and it slows down
		userspace code.
		Implementing "samepage" branches for SuperH emulation, and some
		other minor speed hacks.
20070525	Continuing on M88K memory-related stuff: exceptions, memory
		transaction register contents, etc.
		Implementing the M88K subu.ci instruction.
		Removing the non-working (skeleton) Iyonix machine mode.
		OpenBSD/mvme88k reaches userland :-), starts executing
		/sbin/init's instructions, and issues a few syscalls, before
		crashing.
20070526	Fixing bugs in dev_mk48txx, so that OpenBSD/mvme88k detects
		the correct time-of-day.
		Implementing a generic IRQ controller for the test machines
		(dev_irqc), similar to a proposed patch from Petr Stepan.
		Experimenting some more with translation read-ahead.
		Adding an "expect" script for automated OpenBSD/landisk
		install regression/performance tests.
20070527	Adding a dummy mmEye (SH3) machine mode skeleton.
		FINALLY found the strange M88K bug I have been hunting: I had
		not emulated the SNIP value for exceptions occurring in
		branch delay slots correctly.
		Implementing correct exceptions for 64-bit M88K loads/stores.
		Address to symbol lookups are now disabled when M88K is
		running in usermode (because usermode addresses don't have
		anything to do with supervisor addresses).
20070531	Removing the mmEye machine mode skeleton.
20070604	Some minor code cleanup.
20070605	Moving src/useremul.c into a subdir (src/useremul/), and
		cleaning up some more legacy constructs.
		Adding -Wstrict-aliasing and -fstrict-aliasing detection to
		the configure script.
20070606	Adding a check for broken GCC on Solaris to the configure
		script. (GCC 3.4.3 on Solaris cannot handle static variables
		which are initialized to 0 or NULL. :-/)
		Removing the old (non-working) ARC emulation modes: NEC RD94,
		R94, R96, and R98, and the last traces of Olivetti M700 and
		Deskstation Tyne.
		Removing the non-working skeleton WDSC device (dev_wdsc).
20070607	Thinking about how to use the host's cc + ld at runtime to
		generate native code. (See experiments/native_cc_ld_test.i
		for an example.)
20070608	Adding a program counter sampling timer, which could be useful
		for native code generation experiments.
		The KN02_CSR_NRMMOD bit in the DECstation 5000/200 (KN02) CSR
		should always be set, to allow a 5000/200 PROM to boot.
20070609	Moving out breakpoint details from the machine struct into
		a helper struct, and removing the limit on max nr of
		breakpoints.
20070610	Moving out tick functions into a helper struct as well (which
		also gets rid of the max limit).
20070612	FINALLY figured out why Debian/DECstation stopped working when
		translation read-ahead was enabled: in src/memory_rw.c, the
		call to invalidate_code_translation was made also if the
		memory access was an instruction load (if the page was mapped
		as writable); it shouldn't be called in that case.
20070613	Implementing some more MIPS32/64 revision 2 instructions: di,
		ei, ext, dext, dextm, dextu, and ins.
20070614	Implementing an instruction combination for the NetBSD/arm
		idle loop (making the host not use any cpu if NetBSD/arm
		inside the emulator is not using any cpu).
		Increasing the nr of ARM VPH entries from 128 to 384.
20070615	Removing the ENABLE_arch stuff from the configure script, so
		that all included architectures are included in both release
		and development builds.
		Moving memory related helper functions from misc.c to memory.c.
		Adding preliminary instructions for netbooting NetBSD/pmppc to
		guestoses.html; it doesn't work yet, there are weird timeouts.
		Beginning a total rewrite of the userland emulation modes
		(removing all emulation modes, beginning from scratch with
		NetBSD/MIPS and FreeBSD/Alpha only).
20070616	After fixing a bug in the DEC21143 NIC (the TDSTAT_OWN bit was
		only cleared for the last segment when transmitting, not all
		segments), NetBSD/pmppc boots with root-on-nfs without the
		timeouts. Updating guestoses.html.
		Removing the skeleton PSP (Playstation Portable) mode.
		Moving X11-related stuff in the machine struct into a helper
		struct.
		Cleanup of out-of-memory checks, to use a new CHECK_ALLOCATION
		macro (which prints a meaningful error message).
		Adding a COMMENT to each machine and device (for automagic
		.index comment generation).
		Doing regression testing for the next release.

==============  RELEASE 0.4.6  ==============


1 /*
2 * Copyright (C) 2003-2007 Anders Gavare. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * 3. The name of the author may not be used to endorse or promote products
13 * derived from this software without specific prior written permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 *
27 *
28 * $Id: dev_ssc.c,v 1.31 2007/06/15 19:57:34 debug Exp $
29 *
30 * COMMENT: System Support Chip serial controller
31 *
32 * Serial controller on DECsystem 5400 and 5800.
33 * Known as System Support Chip on VAX 3600 (KA650).
34 *
35 * Described around page 80 in the kn210tm1.pdf.
36 */
37
38 #include <stdio.h>
39 #include <stdlib.h>
40 #include <string.h>
41
42 #include "console.h"
43 #include "cpu.h"
44 #include "devices.h"
45 #include "machine.h"
46 #include "memory.h"
47 #include "misc.h"
48
49
50 #define RX_INT_ENABLE 0x40
51 #define RX_AVAIL 0x80
52 #define TX_INT_ENABLE 0x40
53 #define TX_READY 0x80
54
55 #define SSC_TICK_SHIFT 14
56
57 /*
58 * _TXRX is for debugging putchar/getchar. The other
59 * one is more general.
60 */
61 /* #define SSC_DEBUG_TXRX */
62 #define SSC_DEBUG
63
64 struct ssc_data {
65 int console_handle;
66 int use_fb;
67
68 int rx_ctl;
69 int tx_ctl;
70
71 struct interrupt irq;
72 };
73
74
75 DEVICE_TICK(ssc)
76 {
77 struct ssc_data *d = extra;
78
79 d->tx_ctl |= TX_READY; /* transmitter always ready */
80
81 d->rx_ctl &= ~RX_AVAIL;
82 if (console_charavail(d->console_handle))
83 d->rx_ctl |= RX_AVAIL;
84
85 /* rx interrupts enabled, and char avail? */
86 if (d->rx_ctl & RX_INT_ENABLE && d->rx_ctl & RX_AVAIL) {
87 /* TODO: This is for 5800 only! */
88 unsigned char txvector = 0xf8;
89 cpu->memory_rw(cpu, cpu->mem, 0x40000050, &txvector,
90 1, MEM_WRITE, NO_EXCEPTIONS | PHYSICAL);
91 INTERRUPT_ASSERT(d->irq);
92 }
93
94 /* tx interrupts enabled? */
95 if (d->tx_ctl & TX_INT_ENABLE) {
96 /* TODO: This is for 5800 only! */
97 unsigned char txvector = 0xfc;
98 cpu->memory_rw(cpu, cpu->mem, 0x40000050, &txvector,
99 1, MEM_WRITE, NO_EXCEPTIONS | PHYSICAL);
100 INTERRUPT_ASSERT(d->irq);
101 }
102 }
103
104
105 DEVICE_ACCESS(ssc)
106 {
107 uint64_t idata = 0, odata = 0;
108 struct ssc_data *d = extra;
109
110 if (writeflag == MEM_WRITE)
111 idata = memory_readmax64(cpu, data, len);
112
113 dev_ssc_tick(cpu, extra);
114
115 switch (relative_addr) {
116 case 0x0080: /* receive status */
117 if (writeflag==MEM_READ) {
118 odata = d->rx_ctl;
119 #ifdef SSC_DEBUG_TXRX
120 debug("[ ssc: read from 0x%08lx: 0x%02x ]\n",
121 (long)relative_addr, (int)odata);
122 #endif
123 } else {
124 d->rx_ctl = idata;
125
126 INTERRUPT_DEASSERT(d->irq);
127
128 #ifdef SSC_DEBUG_TXRX
129 debug("[ ssc: write to 0x%08lx: 0x%02x ]\n",
130 (long)relative_addr, (int)idata);
131 #endif
132 }
133
134 break;
135 case 0x0084: /* receive data */
136 if (writeflag==MEM_READ) {
137 #ifdef SSC_DEBUG_TXRX
138 debug("[ ssc: read from 0x%08lx ]\n",
139 (long)relative_addr);
140 #endif
141 if (console_charavail(d->console_handle))
142 odata = console_readchar(d->console_handle);
143 } else {
144 #ifdef SSC_DEBUG_TXRX
145 debug("[ ssc: write to 0x%08lx: 0x%02x ]\n",
146 (long)relative_addr, (int)idata);
147 #endif
148 }
149
150 break;
151 case 0x0088: /* transmit status */
152 if (writeflag==MEM_READ) {
153 odata = d->tx_ctl;
154 #ifdef SSC_DEBUG_TXRX
155 debug("[ ssc: read from 0x%08lx: 0x%04x ]\n",
156 (long)relative_addr, (int)odata);
157 #endif
158 } else {
159 d->tx_ctl = idata;
160
161 INTERRUPT_DEASSERT(d->irq);
162
163 #ifdef SSC_DEBUG_TXRX
164 debug("[ ssc: write to 0x%08lx: 0x%02x ]\n",
165 (long)relative_addr, (int)idata);
166 #endif
167 }
168
169 break;
170 case 0x008c: /* transmit data */
171 if (writeflag==MEM_READ) {
172 debug("[ ssc: read from 0x%08lx ]\n",
173 (long)relative_addr);
174 } else {
175 /* debug("[ ssc: write to 0x%08lx: 0x%02x ]\n",
176 (long)relative_addr, (int)idata); */
177 console_putchar(d->console_handle, idata);
178 }
179
180 break;
181 case 0x0100:
182 if (writeflag==MEM_READ) {
183 odata = 128;
184 #ifdef SSC_DEBUG_TXRX
185 debug("[ ssc: read from 0x%08lx: 0x%08lx ]\n",
186 (long)relative_addr, (long)odata);
187 #endif
188 } else {
189 #ifdef SSC_DEBUG_TXRX
190 debug("[ ssc: write to 0x%08lx: 0x%08x ]\n",
191 (long)relative_addr, idata);
192 #endif
193 }
194
195 break;
196 case 0x0108:
197 if (writeflag==MEM_READ) {
198 debug("[ ssc: read from 0x%08lx ]\n",
199 (long)relative_addr);
200 } else {
201 #ifdef SSC_DEBUG
202 debug("[ ssc: write to 0x%08lx: 0x%08x ]\n",
203 (long)relative_addr, (int)idata);
204 #endif
205 }
206
207 break;
208 default:
209 if (writeflag==MEM_READ) {
210 debug("[ ssc: read from 0x%08lx ]\n",
211 (long)relative_addr);
212 } else {
213 debug("[ ssc: write to 0x%08lx: 0x%08x ]\n",
214 (long)relative_addr, (int)idata);
215 }
216 }
217
218 dev_ssc_tick(cpu, extra);
219
220 if (writeflag == MEM_READ)
221 memory_writemax64(cpu, data, len, odata);
222
223 return 1;
224 }
225
226
227 void dev_ssc_init(struct machine *machine, struct memory *mem,
228 uint64_t baseaddr, char *irq_path, int use_fb)
229 {
230 struct ssc_data *d;
231
232 CHECK_ALLOCATION(d = malloc(sizeof(struct ssc_data)));
233 memset(d, 0, sizeof(struct ssc_data));
234
235 d->use_fb = use_fb;
236 d->console_handle = console_start_slave(machine, "SSC", 1);
237
238 INTERRUPT_CONNECT(irq_path, d->irq);
239
240 memory_device_register(mem, "ssc", baseaddr, DEV_SSC_LENGTH,
241 dev_ssc_access, d, DM_DEFAULT, NULL);
242
243 machine_add_tickfunction(machine, dev_ssc_tick, d, SSC_TICK_SHIFT);
244 }
245

  ViewVC Help
Powered by ViewVC 1.1.26