1 |
dpavlin |
4 |
/* |
2 |
dpavlin |
34 |
* Copyright (C) 2004-2007 Anders Gavare. All rights reserved. |
3 |
dpavlin |
4 |
* |
4 |
|
|
* Redistribution and use in source and binary forms, with or without |
5 |
|
|
* modification, are permitted provided that the following conditions are met: |
6 |
|
|
* |
7 |
|
|
* 1. Redistributions of source code must retain the above copyright |
8 |
|
|
* notice, this list of conditions and the following disclaimer. |
9 |
|
|
* 2. Redistributions in binary form must reproduce the above copyright |
10 |
|
|
* notice, this list of conditions and the following disclaimer in the |
11 |
|
|
* documentation and/or other materials provided with the distribution. |
12 |
|
|
* 3. The name of the author may not be used to endorse or promote products |
13 |
|
|
* derived from this software without specific prior written permission. |
14 |
|
|
* |
15 |
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND |
16 |
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
17 |
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
18 |
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE |
19 |
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
20 |
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS |
21 |
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) |
22 |
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT |
23 |
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY |
24 |
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF |
25 |
|
|
* SUCH DAMAGE. |
26 |
|
|
* |
27 |
|
|
* |
28 |
dpavlin |
42 |
* $Id: dev_sgi_ip30.c,v 1.26 2007/06/15 19:57:34 debug Exp $ |
29 |
dpavlin |
4 |
* |
30 |
dpavlin |
42 |
* COMMENT: SGI IP30 stuff |
31 |
dpavlin |
4 |
* |
32 |
dpavlin |
42 |
* NOTE/TODO: This is just comprised of hardcoded guesses so far. (Ugly.) |
33 |
dpavlin |
4 |
*/ |
34 |
|
|
|
35 |
|
|
#include <stdio.h> |
36 |
|
|
#include <stdlib.h> |
37 |
|
|
#include <string.h> |
38 |
|
|
|
39 |
|
|
#include "cpu.h" |
40 |
dpavlin |
34 |
#include "device.h" |
41 |
dpavlin |
4 |
#include "machine.h" |
42 |
|
|
#include "memory.h" |
43 |
|
|
#include "misc.h" |
44 |
|
|
|
45 |
|
|
|
46 |
dpavlin |
34 |
#define DEV_SGI_IP30_LENGTH 0x80000 |
47 |
|
|
|
48 |
|
|
struct sgi_ip30_data { |
49 |
|
|
/* ip30: */ |
50 |
|
|
uint64_t imask0; /* 0x10000 */ |
51 |
|
|
uint64_t reg_0x10018; |
52 |
|
|
uint64_t isr; /* 0x10030 */ |
53 |
|
|
uint64_t reg_0x20000; |
54 |
|
|
uint64_t reg_0x30000; |
55 |
|
|
|
56 |
|
|
/* ip30_2: */ |
57 |
|
|
uint64_t reg_0x0029c; |
58 |
|
|
|
59 |
|
|
/* ip30_3: */ |
60 |
|
|
uint64_t reg_0x00284; |
61 |
|
|
|
62 |
|
|
/* ip30_4: */ |
63 |
|
|
uint64_t reg_0x000b0; |
64 |
|
|
|
65 |
|
|
/* ip30_5: */ |
66 |
|
|
uint64_t reg_0x00000; |
67 |
|
|
}; |
68 |
|
|
|
69 |
|
|
|
70 |
dpavlin |
42 |
DEVICE_TICK(sgi_ip30) |
71 |
dpavlin |
4 |
{ |
72 |
|
|
struct sgi_ip30_data *d = extra; |
73 |
|
|
|
74 |
|
|
d->reg_0x20000 += 1000; |
75 |
|
|
|
76 |
|
|
if (d->imask0 & ((int64_t)1<<50)) { |
77 |
|
|
/* TODO: Only interrupt if reg 0x20000 (the counter) |
78 |
|
|
has passed the compare (0x30000). */ |
79 |
dpavlin |
34 |
fatal("IP30 legacy interrupt rewrite: TODO\n"); |
80 |
|
|
abort(); |
81 |
|
|
// cpu_interrupt(cpu, 8+1 + 50); |
82 |
dpavlin |
4 |
} |
83 |
|
|
} |
84 |
|
|
|
85 |
|
|
|
86 |
dpavlin |
22 |
DEVICE_ACCESS(sgi_ip30) |
87 |
dpavlin |
4 |
{ |
88 |
dpavlin |
42 |
struct sgi_ip30_data *d = extra; |
89 |
dpavlin |
4 |
uint64_t idata = 0, odata = 0; |
90 |
|
|
|
91 |
dpavlin |
18 |
if (writeflag == MEM_WRITE) |
92 |
|
|
idata = memory_readmax64(cpu, data, len); |
93 |
dpavlin |
4 |
|
94 |
|
|
switch (relative_addr) { |
95 |
dpavlin |
42 |
|
96 |
dpavlin |
4 |
case 0x20: |
97 |
|
|
/* Memory bank configuration: */ |
98 |
|
|
odata = 0x80010000ULL; |
99 |
|
|
break; |
100 |
dpavlin |
42 |
|
101 |
dpavlin |
4 |
case 0x10000: /* Interrupt mask register 0: */ |
102 |
|
|
if (writeflag == MEM_WRITE) { |
103 |
|
|
d->imask0 = idata; |
104 |
|
|
} else { |
105 |
|
|
odata = d->imask0; |
106 |
|
|
} |
107 |
|
|
break; |
108 |
dpavlin |
42 |
|
109 |
dpavlin |
4 |
case 0x10018: |
110 |
|
|
/* |
111 |
|
|
* If this is not implemented, the IP30 PROM complains during |
112 |
|
|
* bootup: |
113 |
|
|
* |
114 |
|
|
* *FAILED* |
115 |
|
|
* Address: 0xffffffffaff10018, Expected: |
116 |
|
|
* 0x0000000000000001, Received: 0x0000000000000000 |
117 |
|
|
*/ |
118 |
|
|
if (writeflag == MEM_WRITE) { |
119 |
|
|
d->reg_0x10018 = idata; |
120 |
|
|
} else { |
121 |
|
|
odata = d->reg_0x10018; |
122 |
|
|
} |
123 |
|
|
break; |
124 |
dpavlin |
42 |
|
125 |
dpavlin |
4 |
case 0x10020: /* Set ISR, according to Linux/IP30 */ |
126 |
|
|
d->isr = idata; |
127 |
|
|
/* Recalculate CPU interrupt assertions: */ |
128 |
dpavlin |
34 |
fatal("IP30 legacy interrupt rewrite: TODO\n"); |
129 |
|
|
abort(); |
130 |
|
|
// cpu_interrupt(cpu, 8); |
131 |
dpavlin |
4 |
break; |
132 |
dpavlin |
42 |
|
133 |
dpavlin |
4 |
case 0x10028: /* Clear ISR, according to Linux/IP30 */ |
134 |
|
|
d->isr &= ~idata; |
135 |
|
|
/* Recalculate CPU interrupt assertions: */ |
136 |
dpavlin |
34 |
fatal("IP30 legacy interrupt rewrite: TODO\n"); |
137 |
|
|
abort(); |
138 |
|
|
// cpu_interrupt(cpu, 8); |
139 |
dpavlin |
4 |
break; |
140 |
dpavlin |
42 |
|
141 |
dpavlin |
4 |
case 0x10030: /* Interrupt Status Register */ |
142 |
|
|
if (writeflag == MEM_WRITE) { |
143 |
|
|
/* Clear-on-write (TODO: is this correct?) */ |
144 |
|
|
d->isr &= ~idata; |
145 |
|
|
/* Recalculate CPU interrupt assertions: */ |
146 |
dpavlin |
34 |
fatal("IP30 legacy interrupt rewrite: TODO\n"); |
147 |
|
|
abort(); |
148 |
|
|
// cpu_interrupt(cpu, 8); |
149 |
dpavlin |
4 |
} else { |
150 |
|
|
odata = d->isr; |
151 |
|
|
} |
152 |
|
|
break; |
153 |
dpavlin |
42 |
|
154 |
dpavlin |
4 |
case 0x20000: |
155 |
|
|
/* A counter */ |
156 |
|
|
if (writeflag == MEM_WRITE) { |
157 |
|
|
d->reg_0x20000 = idata; |
158 |
|
|
} else { |
159 |
|
|
odata = d->reg_0x20000; |
160 |
|
|
} |
161 |
|
|
break; |
162 |
dpavlin |
42 |
|
163 |
dpavlin |
4 |
case 0x30000: |
164 |
|
|
if (writeflag == MEM_WRITE) { |
165 |
|
|
d->reg_0x30000 = idata; |
166 |
|
|
} else { |
167 |
|
|
odata = d->reg_0x30000; |
168 |
|
|
} |
169 |
|
|
break; |
170 |
dpavlin |
42 |
|
171 |
dpavlin |
4 |
default: |
172 |
|
|
if (writeflag == MEM_WRITE) { |
173 |
|
|
debug("[ sgi_ip30: unimplemented write to address " |
174 |
|
|
"0x%x, data=0x%02x ]\n", (int)relative_addr, |
175 |
|
|
(int)idata); |
176 |
|
|
} else { |
177 |
|
|
debug("[ sgi_ip30: unimplemented read from address" |
178 |
|
|
" 0x%x ]\n", (int)relative_addr); |
179 |
|
|
} |
180 |
|
|
} |
181 |
|
|
|
182 |
|
|
if (writeflag == MEM_READ) |
183 |
|
|
memory_writemax64(cpu, data, len, odata); |
184 |
|
|
|
185 |
|
|
return 1; |
186 |
|
|
} |
187 |
|
|
|
188 |
|
|
|
189 |
dpavlin |
22 |
DEVICE_ACCESS(sgi_ip30_2) |
190 |
dpavlin |
4 |
{ |
191 |
dpavlin |
42 |
struct sgi_ip30_data *d = extra; |
192 |
dpavlin |
4 |
uint64_t idata = 0, odata = 0; |
193 |
|
|
|
194 |
|
|
idata = memory_readmax64(cpu, data, len); |
195 |
|
|
|
196 |
|
|
switch (relative_addr) { |
197 |
|
|
|
198 |
|
|
/* 0x114 + 0x40 * (wid - 8): 0x80000000 for "alive", |
199 |
|
|
according to Linux/IP30 */ |
200 |
|
|
|
201 |
|
|
case 0x114 + 0x40 * (12 - 8): |
202 |
|
|
fatal("[ IP30: asdvasdvnb ]\n"); |
203 |
|
|
odata = 0x80000000; |
204 |
|
|
break; |
205 |
|
|
|
206 |
|
|
case 0x0029c: |
207 |
|
|
/* |
208 |
|
|
* If this is not implemented, the IP30 PROM complains during |
209 |
|
|
* bootup: |
210 |
|
|
* |
211 |
|
|
* *FAILED* |
212 |
|
|
* Address: 0xffffffffb000029c, Expected: |
213 |
|
|
* 0x0000000000000001, Received: 0x0000000000000000 |
214 |
|
|
*/ |
215 |
|
|
if (writeflag == MEM_WRITE) { |
216 |
|
|
d->reg_0x0029c = idata; |
217 |
|
|
} else { |
218 |
|
|
odata = d->reg_0x0029c; |
219 |
|
|
} |
220 |
|
|
break; |
221 |
|
|
default: |
222 |
|
|
if (writeflag == MEM_WRITE) { |
223 |
|
|
debug("[ sgi_ip30_2: unimplemented write to " |
224 |
|
|
"address 0x%x, data=0x%02x ]\n", |
225 |
|
|
(int)relative_addr, (int)idata); |
226 |
|
|
} else { |
227 |
|
|
debug("[ sgi_ip30_2: unimplemented read from address " |
228 |
|
|
"0x%x ]\n", (int)relative_addr); |
229 |
|
|
} |
230 |
|
|
} |
231 |
|
|
|
232 |
|
|
if (writeflag == MEM_READ) |
233 |
|
|
memory_writemax64(cpu, data, len, odata); |
234 |
|
|
|
235 |
|
|
return 1; |
236 |
|
|
} |
237 |
|
|
|
238 |
|
|
|
239 |
dpavlin |
22 |
DEVICE_ACCESS(sgi_ip30_3) |
240 |
dpavlin |
4 |
{ |
241 |
dpavlin |
42 |
struct sgi_ip30_data *d = extra; |
242 |
dpavlin |
4 |
uint64_t idata = 0, odata = 0; |
243 |
|
|
|
244 |
|
|
idata = memory_readmax64(cpu, data, len); |
245 |
|
|
|
246 |
|
|
switch (relative_addr) { |
247 |
dpavlin |
42 |
|
248 |
dpavlin |
4 |
case 0xb4: |
249 |
|
|
if (writeflag == MEM_WRITE) { |
250 |
|
|
debug("[ sgi_ip30_3: unimplemented write to " |
251 |
|
|
"address 0x%x, data=0x%02x ]\n", |
252 |
|
|
(int)relative_addr, (int)idata); |
253 |
|
|
} else { |
254 |
|
|
odata = 2; /* should be 2, or Irix loops */ |
255 |
|
|
} |
256 |
|
|
break; |
257 |
dpavlin |
42 |
|
258 |
dpavlin |
4 |
case 0x00104: |
259 |
|
|
if (writeflag == MEM_WRITE) { |
260 |
|
|
debug("[ sgi_ip30_3: unimplemented write to address " |
261 |
|
|
"0x%x, data=0x%02x ]\n", (int)relative_addr, |
262 |
|
|
(int)idata); |
263 |
|
|
} else { |
264 |
|
|
odata = 64; /* should be 64, or the PROM |
265 |
|
|
complains */ |
266 |
|
|
} |
267 |
|
|
break; |
268 |
dpavlin |
42 |
|
269 |
dpavlin |
4 |
case 0x00284: |
270 |
|
|
/* |
271 |
|
|
* If this is not implemented, the IP30 PROM complains during |
272 |
|
|
* bootup: |
273 |
|
|
* |
274 |
|
|
* *FAILED* |
275 |
|
|
* Address: 0xffffffffbf000284, Expected: |
276 |
|
|
* 0x0000000000000001, Received: 0x0000000000000000 |
277 |
|
|
*/ |
278 |
|
|
if (writeflag == MEM_WRITE) { |
279 |
|
|
d->reg_0x00284 = idata; |
280 |
|
|
} else { |
281 |
|
|
odata = d->reg_0x00284; |
282 |
|
|
} |
283 |
|
|
break; |
284 |
dpavlin |
42 |
|
285 |
dpavlin |
4 |
default: |
286 |
|
|
if (writeflag == MEM_WRITE) { |
287 |
|
|
debug("[ sgi_ip30_3: unimplemented write to address " |
288 |
|
|
"0x%x, data=0x%02x ]\n", (int)relative_addr, |
289 |
|
|
(int)idata); |
290 |
|
|
} else { |
291 |
|
|
debug("[ sgi_ip30_3: unimplemented read from " |
292 |
|
|
"address 0x%x ]\n", (int)relative_addr); |
293 |
|
|
} |
294 |
|
|
} |
295 |
|
|
|
296 |
|
|
if (writeflag == MEM_READ) |
297 |
|
|
memory_writemax64(cpu, data, len, odata); |
298 |
|
|
|
299 |
|
|
return 1; |
300 |
|
|
} |
301 |
|
|
|
302 |
|
|
|
303 |
dpavlin |
22 |
DEVICE_ACCESS(sgi_ip30_4) |
304 |
dpavlin |
4 |
{ |
305 |
dpavlin |
42 |
struct sgi_ip30_data *d = extra; |
306 |
dpavlin |
4 |
uint64_t idata = 0, odata = 0; |
307 |
|
|
|
308 |
|
|
idata = memory_readmax64(cpu, data, len); |
309 |
|
|
|
310 |
|
|
switch (relative_addr) { |
311 |
dpavlin |
42 |
|
312 |
dpavlin |
4 |
case 0x000b0: |
313 |
|
|
/* |
314 |
|
|
* If this is not implemented, the IP30 PROM complains during |
315 |
|
|
* bootup: |
316 |
|
|
* |
317 |
|
|
* *FAILED* |
318 |
|
|
* Address: 0xffffffffbf6000b0, Expected: |
319 |
|
|
* 0x0000000000000001, Received: 0x0000000000000000 |
320 |
|
|
*/ |
321 |
|
|
if (writeflag == MEM_WRITE) { |
322 |
|
|
d->reg_0x000b0 = idata; |
323 |
|
|
} else { |
324 |
|
|
odata = d->reg_0x000b0; |
325 |
|
|
} |
326 |
|
|
break; |
327 |
dpavlin |
42 |
|
328 |
dpavlin |
4 |
default: |
329 |
|
|
if (writeflag == MEM_WRITE) { |
330 |
|
|
debug("[ sgi_ip30_4: unimplemented write to address" |
331 |
|
|
" 0x%x, data=0x%02x ]\n", |
332 |
|
|
(int)relative_addr, (int)idata); |
333 |
|
|
} else { |
334 |
|
|
debug("[ sgi_ip30_4: unimplemented read from address" |
335 |
|
|
" 0x%x ]\n", (int)relative_addr); |
336 |
|
|
} |
337 |
|
|
} |
338 |
|
|
|
339 |
|
|
if (writeflag == MEM_READ) |
340 |
|
|
memory_writemax64(cpu, data, len, odata); |
341 |
|
|
|
342 |
|
|
return 1; |
343 |
|
|
} |
344 |
|
|
|
345 |
|
|
|
346 |
dpavlin |
22 |
DEVICE_ACCESS(sgi_ip30_5) |
347 |
dpavlin |
4 |
{ |
348 |
dpavlin |
42 |
struct sgi_ip30_data *d = extra; |
349 |
dpavlin |
4 |
uint64_t idata = 0, odata = 0; |
350 |
|
|
|
351 |
|
|
idata = memory_readmax64(cpu, data, len); |
352 |
|
|
|
353 |
|
|
switch (relative_addr) { |
354 |
dpavlin |
42 |
|
355 |
dpavlin |
4 |
case 0x00000: |
356 |
|
|
if (writeflag == MEM_WRITE) { |
357 |
|
|
d->reg_0x00000 = idata; |
358 |
|
|
} else { |
359 |
|
|
odata = d->reg_0x00000; |
360 |
|
|
} |
361 |
|
|
break; |
362 |
dpavlin |
42 |
|
363 |
dpavlin |
4 |
default: |
364 |
|
|
if (writeflag == MEM_WRITE) { |
365 |
|
|
debug("[ sgi_ip30_5: unimplemented write to address " |
366 |
|
|
"0x%x, data=0x%02x ]\n", (int)relative_addr, |
367 |
|
|
(int)idata); |
368 |
|
|
} else { |
369 |
|
|
debug("[ sgi_ip30_5: unimplemented read from address " |
370 |
|
|
"0x%x ]\n", (int)relative_addr); |
371 |
|
|
} |
372 |
|
|
} |
373 |
|
|
|
374 |
|
|
if (writeflag == MEM_READ) |
375 |
|
|
memory_writemax64(cpu, data, len, odata); |
376 |
|
|
|
377 |
|
|
return 1; |
378 |
|
|
} |
379 |
|
|
|
380 |
|
|
|
381 |
dpavlin |
34 |
DEVINIT(sgi_ip30) |
382 |
dpavlin |
4 |
{ |
383 |
dpavlin |
42 |
struct sgi_ip30_data *d; |
384 |
|
|
|
385 |
|
|
CHECK_ALLOCATION(d = malloc(sizeof(struct sgi_ip30_data))); |
386 |
dpavlin |
4 |
memset(d, 0, sizeof(struct sgi_ip30_data)); |
387 |
|
|
|
388 |
dpavlin |
34 |
memory_device_register(devinit->machine->memory, "sgi_ip30_1", |
389 |
|
|
devinit->addr, DEV_SGI_IP30_LENGTH, dev_sgi_ip30_access, (void *)d, |
390 |
dpavlin |
20 |
DM_DEFAULT, NULL); |
391 |
dpavlin |
34 |
memory_device_register(devinit->machine->memory, "sgi_ip30_2", |
392 |
|
|
0x10000000, 0x10000, dev_sgi_ip30_2_access, (void *)d, DM_DEFAULT, |
393 |
|
|
NULL); |
394 |
|
|
memory_device_register(devinit->machine->memory, "sgi_ip30_3", |
395 |
|
|
0x1f000000, 0x10000, dev_sgi_ip30_3_access, (void *)d, DM_DEFAULT, |
396 |
|
|
NULL); |
397 |
|
|
memory_device_register(devinit->machine->memory, "sgi_ip30_4", |
398 |
|
|
0x1f600000, 0x10000, dev_sgi_ip30_4_access, (void *)d, DM_DEFAULT, |
399 |
|
|
NULL); |
400 |
|
|
memory_device_register(devinit->machine->memory, "sgi_ip30_5", |
401 |
|
|
0x1f6c0000, 0x10000, dev_sgi_ip30_5_access, (void *)d, DM_DEFAULT, |
402 |
|
|
NULL); |
403 |
dpavlin |
4 |
|
404 |
dpavlin |
34 |
machine_add_tickfunction(devinit->machine, |
405 |
dpavlin |
42 |
dev_sgi_ip30_tick, d, 16); |
406 |
dpavlin |
4 |
|
407 |
dpavlin |
34 |
return 1; |
408 |
dpavlin |
4 |
} |
409 |
|
|
|