/[gxemul]/trunk/src/devices/dev_sgi_ip30.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/devices/dev_sgi_ip30.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 24 - (hide annotations)
Mon Oct 8 16:19:56 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 9524 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1256 2006/06/23 20:43:44 debug Exp $
20060219	Various minor updates. Removing the old MIPS16 skeleton code,
		because it will need to be rewritten for dyntrans anyway.
20060220-22	Removing the non-working dyntrans backend support.
		Continuing on the 64-bit dyntrans virtual memory generalization.
20060223	More work on the 64-bit vm generalization.
20060225	Beginning on MIPS dyntrans load/store instructions.
		Minor PPC updates (64-bit load/store, etc).
		Fixes for the variable-instruction-length framework, some
		minor AVR updates (a simple Hello World program works!).
		Beginning on a skeleton for automatically generating documen-
		tation (for devices etc.).
20060226	PPC updates (adding some more 64-bit instructions, etc).
		AVR updates (more instructions).
		FINALLY found and fixed the zs bug, making NetBSD/macppc
		accept the serial console.
20060301	Adding more AVR instructions.
20060304	Continuing on AVR-related stuff. Beginning on a framework for
		cycle-accurate device emulation. Adding an experimental "PAL
		TV" device (just a dummy so far).
20060305	Adding more AVR instructions.
		Adding a dummy epcom serial controller (for TS7200 emulation).
20060310	Removing the emul() command from configuration files, so only
		net() and machine() are supported.
		Minor progress on the MIPS dyntrans rewrite.
20060311	Continuing on the MIPS dyntrans rewrite (adding more
		instructions, etc).
20060315	Adding more instructions (sllv, srav, srlv, bgtz[l], blez[l],
		beql, bnel, slti[u], various loads and stores).
20060316	Removing the ALWAYS_SIGNEXTEND_32 option, since it was rarely
		used.
		Adding more MIPS dyntrans instructions, and fixing bugs.
20060318	Implementing fast loads/stores for MIPS dyntrans (big/little
		endian, 32-bit and 64-bit modes).
20060320	Making MIPS dyntrans the default configure option; use
		"--enable-oldmips" to use the old bintrans system.
		Adding MIPS dyntrans dmult[u]; minor updates.
20060322	Continuing... adding some more instructions.
		Adding a simple skeleton for demangling C++ "_ZN" symbols.
20060323	Moving src/debugger.c into a new directory (src/debugger/).
20060324	Fixing the hack used to load PPC ELFs (useful for relocated
		Linux/ppc kernels), and adding a dummy G3 machine mode.
20060325-26	Beginning to experiment with GDB remote serial protocol
		connections; adding a -G command line option for selecting
		which TCP port to listen to.
20060330	Beginning a major cleanup to replace things like "0x%016llx"
		with more correct "0x%016"PRIx64, etc.
		Continuing on the GDB remote serial protocol support.
20060331	More cleanup, and some minor GDB remote progress.
20060402	Adding a hack to the configure script, to allow compilation
		on systems that lack PRIx64 etc.
20060406	Removing the temporary FreeBSD/arm hack in dev_ns16550.c and
		replacing it with a better fix from Olivier Houchard.
20060407	A remote debugger (gdb or ddd) can now start and stop the
		emulator using the GDB remote serial protocol, and registers
		and memory can be read. MIPS only for now.
20060408	More GDB progress: single-stepping also works, and also adding
		support for ARM, PowerPC, and Alpha targets.
		Continuing on the delay-slot-across-page-boundary issue.
20060412	Minor update: beginning to add support for the SPARC target
		to the remote GDB functionality.
20060414	Various MIPS updates: adding more instructions for dyntrans
		(eret, add), and making some exceptions work. Fixing a bug
		in dmult[u].
		Implementing the first SPARC instructions (sethi, or).
20060415	Adding "magic trap" instructions so that PROM calls can be
		software emulated in MIPS dyntrans.
		Adding more MIPS dyntrans instructions (ddiv, dadd) and
		fixing another bug in dmult.
20060416	More MIPS dyntrans progress: adding [d]addi, movn, movz, dsllv,
		rfi, an ugly hack for supporting R2000/R3000 style faked caches,
		preliminary interrupt support, and various other updates and
		bugfixes.
20060417	Adding more SPARC instructions (add, sub, sll[x], sra[x],
		srl[x]), and useful SPARC header definitions.
		Adding the first (trivial) x86/AMD64 dyntrans instructions (nop,
		cli/sti, stc/clc, std/cld, simple mov, inc ax). Various other
		x86 updates related to variable instruction length stuff.
		Adding unaligned loads/stores to the MIPS dyntrans mode (but
		still using the pre-dyntrans (slow) imlementation).
20060419	Fixing a MIPS dyntrans exception-in-delay-slot bug.
		Removing the old "show opcode statistics" functionality, since
		it wasn't really useful and isn't implemented for dyntrans.
		Single-stepping (or running with instruction trace) now looks
		ok with dyntrans with delay-slot architectures.
20060420	Minor hacks (removing the -B command line option when compiled
		for non-bintrans, and some other very minor updates).
		Adding (slow) MIPS dyntrans load-linked/store-conditional.
20060422	Applying fixes for bugs discovered by Nils Weller's nwcc
		(static DEC memmap => now per machine, and adding an extern
		keyword in cpu_arm_instr.c).
		Finally found one of the MIPS dyntrans bugs that I've been
		looking for (copy/paste spelling error BIG vs LITTLE endian in
		cpu_mips_instr_loadstore.c for 16-bit fast stores).
		FINALLY found the major MIPS dyntrans bug: slti vs sltiu
		signed/unsigned code in cpu_mips_instr.c. :-)
		Adding more MIPS dyntrans instructions (lwc1, swc1, bgezal[l],
		ctc1, tlt[u], tge[u], tne, beginning on rdhwr).
		NetBSD/hpcmips can now reach userland when using dyntrans :-)
		Adding some more x86 dyntrans instructions.
		Finally removed the old Alpha-specific virtual memory code,
		and replaced it with the generic 64-bit version.
		Beginning to add disassembly support for SPECIAL3 MIPS opcodes.
20060423	Continuing on the delay-slot-across-page-boundary issue;
		adding an end_of_page2 ic slot (like I had planned before, but
		had removed for some reason).
		Adding a quick-and-dirty fallback to legacy coprocessor 1
		code (i.e. skipping dyntrans implementation for now).
		NetBSD/hpcmips and NetBSD/pmax (when running on an emulated
		R4400) can now be installed and run. :-)  (Many bugs left
		to fix, though.)
		Adding more MIPS dyntrans instructions: madd[u], msub[u].
		Cleaning up the SPECIAL2 vs R5900/TX79/C790 "MMI" opcode
		maps somewhat (disassembly and dyntrans instruction decoding).
20060424	Adding an isa_revision field to mips_cpu_types.h, and making
		sure that SPECIAL3 opcodes cause Reserved Instruction
		exceptions on MIPS32/64 revisions lower than 2.
		Adding the SPARC 'ba', 'call', 'jmpl/retl', 'and', and 'xor'
		instructions.
20060425	Removing the -m command line option ("run at most x 
		instructions") and -T ("single_step_on_bad_addr"), because
		they never worked correctly with dyntrans anyway.
		Freshening up the man page.
20060428	Adding more MIPS dyntrans instructions: bltzal[l], idle.
		Enabling MIPS dyntrans compare interrupts.
20060429	FINALLY found the weird dyntrans bug, causing NetBSD etc. to
		behave strangely: some floating point code (conditional
		coprocessor branches) could not be reused from the old
		non-dyntrans code. The "quick-and-dirty fallback" only appeared
		to work. Fixing by implementing bc1* for MIPS dyntrans.
		More MIPS instructions: [d]sub, sdc1, ldc1, dmtc1, dmfc1, cfc0.
		Freshening up MIPS floating point disassembly appearance.
20060430	Continuing on C790/R5900/TX79 disassembly; implementing 128-bit
		"por" and "pextlw".
20060504	Disabling -u (userland emulation) unless compiled as unstable
		development version.
		Beginning on freshening up the testmachine include files,
		to make it easier to reuse those files (placing them in
		src/include/testmachine/), and beginning on a set of "demos"
		or "tutorials" for the testmachine functionality.
		Minor updates to the MIPS GDB remote protocol stub.
		Refreshing doc/experiments.html and gdb_remote.html.
		Enabling Alpha emulation in the stable release configuration,
		even though no guest OSes for Alpha can run yet.
20060505	Adding a generic 'settings' object, which will contain
		references to settable variables (which will later be possible
		to access using the debugger).
20060506	Updating dev_disk and corresponding demo/documentation (and
		switching from SCSI to IDE disk types, so it actually works
		with current test machines :-).
20060510	Adding a -D_LARGEFILE_SOURCE hack for 64-bit Linux hosts,
		so that fseeko() doesn't give a warning.
		Updating the section about how dyntrans works (the "runnable
		IR") in doc/intro.html.
		Instruction updates (some x64=1 checks, some more R5900
		dyntrans stuff: better mul/mult separation from MIPS32/64,
		adding ei and di).
		Updating MIPS cpuregs.h to a newer one (from NetBSD).
		Adding more MIPS dyntrans instructions: deret, ehb.
20060514	Adding disassembly and beginning implementation of SPARC wr
		and wrpr instructions.
20060515	Adding a SUN SPARC machine mode, with dummy SS20 and Ultra1
		machines. Adding the 32-bit "rd psr" instruction.
20060517	Disassembly support for the general SPARC rd instruction.
		Partial implementation of the cmp (subcc) instruction.
		Some other minor updates (making sure that R5900 processors
		start up with the EIE bit enabled, otherwise Linux/playstation2
		receives no interrupts).
20060519	Minor MIPS updates/cleanups.
20060521	Moving the MeshCube machine into evbmips; this seems to work
		reasonably well with a snapshot of a NetBSD MeshCube kernel.
		Cleanup/fix of MIPS config0 register initialization.
20060529	Minor MIPS fixes, including a sign-extension fix to the
		unaligned load/store code, which makes NetBSD/pmax on R3000
		work better with dyntrans. (Ultrix and Linux/DECstation still
		don't work, though.)
20060530	Minor updates to the Alpha machine mode: adding an AlphaBook
		mode, an LCA bus (forwarding accesses to an ISA bus), etc.
20060531	Applying a bugfix for the MIPS dyntrans sc[d] instruction from
		Ondrej Palkovsky. (Many thanks.)
20060601	Minifix to allow ARM immediate msr instruction to not give
		an error for some valid values.
		More Alpha updates.
20060602	Some minor Alpha updates.
20060603	Adding the Alpha cmpbge instruction. NetBSD/alpha prints its
		first boot messages :-) on an emulated Alphabook 1.
20060612	Minor updates; adding a dev_ether.h include file for the
		testmachine ether device. Continuing the hunt for the dyntrans
		bug which makes Linux and Ultrix on DECstation behave
		strangely... FINALLY found it! It seems to be related to
		invalidation of the translation cache, on tlbw{r,i}. There
		also seems to be some remaining interrupt-related problems.
20060614	Correcting the implementation of ldc1/sdc1 for MIPS dyntrans
		(so that it uses 16 32-bit registers if the FR bit in the
		status register is not set).
20060616	REMOVING BINTRANS COMPLETELY!
		Removing the old MIPS interpretation mode.
		Removing the MFHILO_DELAY and instruction delay stuff, because
		they wouldn't work with dyntrans anyway.
20060617	Some documentation updates (adding "NetBSD-archive" to some
		URLs, and new Debian/DECstation installation screenshots).
		Removing the "tracenull" and "enable-caches" configure options.
		Improving MIPS dyntrans performance somewhat (only invalidate
		translations if necessary, on writes to the entryhi register,
		instead of doing it for all cop0 writes).
20060618	More cleanup after the removal of the old MIPS emulation.
		Trying to fix the MIPS dyntrans performance bugs/bottlenecks;
		only semi-successful so far (for R3000).
20060620	Minor update to allow clean compilation again on Tru64/Alpha.
20060622	MIPS cleanup and fixes (removing the pc_last stuff, which
		doesn't make sense with dyntrans anyway, and fixing a cross-
		page-delay-slot-with-exception case in end_of_page).
		Removing the old max_random_cycles_per_chunk stuff, and the
		concept of cycles vs instructions for MIPS emulation.
		FINALLY found and fixed the bug which caused NetBSD/pmax
		clocks to behave strangely (it was a load to the zero register,
		which was treated as a NOP; now it is treated as a load to a
		dummy scratch register).
20060623	Increasing the dyntrans chunk size back to
		N_SAFE_DYNTRANS_LIMIT, instead of N_SAFE_DYNTRANS_LIMIT/2.
		Preparing for a quick release, even though there are known
		bugs, and performance for non-R3000 MIPS emulation is very
		poor. :-/
		Reverting to half the dyntrans chunk size again, because
		NetBSD/cats seemed less stable with full size chunks. :(
		NetBSD/sgimips 3.0 can now run :-)  (With release 0.3.8, only
		NetBSD/sgimips 2.1 worked, not 3.0.)

==============  RELEASE 0.4.0  ==============


1 dpavlin 4 /*
2 dpavlin 22 * Copyright (C) 2004-2006 Anders Gavare. All rights reserved.
3 dpavlin 4 *
4     * Redistribution and use in source and binary forms, with or without
5     * modification, are permitted provided that the following conditions are met:
6     *
7     * 1. Redistributions of source code must retain the above copyright
8     * notice, this list of conditions and the following disclaimer.
9     * 2. Redistributions in binary form must reproduce the above copyright
10     * notice, this list of conditions and the following disclaimer in the
11     * documentation and/or other materials provided with the distribution.
12     * 3. The name of the author may not be used to endorse or promote products
13     * derived from this software without specific prior written permission.
14     *
15     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25     * SUCH DAMAGE.
26     *
27     *
28 dpavlin 24 * $Id: dev_sgi_ip30.c,v 1.21 2006/03/04 12:38:48 debug Exp $
29 dpavlin 4 *
30     * SGI IP30 stuff.
31     *
32     * This is just comprised of hardcoded guesses so far. (Ugly.)
33     */
34    
35     #include <stdio.h>
36     #include <stdlib.h>
37     #include <string.h>
38    
39     #include "cpu.h"
40     #include "devices.h"
41     #include "machine.h"
42     #include "memory.h"
43     #include "misc.h"
44    
45    
46     void dev_sgi_ip30_tick(struct cpu *cpu, void *extra)
47     {
48     struct sgi_ip30_data *d = extra;
49    
50     d->reg_0x20000 += 1000;
51    
52     if (d->imask0 & ((int64_t)1<<50)) {
53     /* TODO: Only interrupt if reg 0x20000 (the counter)
54     has passed the compare (0x30000). */
55     cpu_interrupt(cpu, 8+1 + 50);
56     }
57     }
58    
59    
60     /*
61     * dev_sgi_ip30_access():
62     */
63 dpavlin 22 DEVICE_ACCESS(sgi_ip30)
64 dpavlin 4 {
65     struct sgi_ip30_data *d = (struct sgi_ip30_data *) extra;
66     uint64_t idata = 0, odata = 0;
67    
68 dpavlin 18 if (writeflag == MEM_WRITE)
69     idata = memory_readmax64(cpu, data, len);
70 dpavlin 4
71     switch (relative_addr) {
72     case 0x20:
73     /* Memory bank configuration: */
74     odata = 0x80010000ULL;
75     break;
76     case 0x10000: /* Interrupt mask register 0: */
77     if (writeflag == MEM_WRITE) {
78     d->imask0 = idata;
79     } else {
80     odata = d->imask0;
81     }
82     break;
83     case 0x10018:
84     /*
85     * If this is not implemented, the IP30 PROM complains during
86     * bootup:
87     *
88     * *FAILED*
89     * Address: 0xffffffffaff10018, Expected:
90     * 0x0000000000000001, Received: 0x0000000000000000
91     */
92     if (writeflag == MEM_WRITE) {
93     d->reg_0x10018 = idata;
94     } else {
95     odata = d->reg_0x10018;
96     }
97     break;
98     case 0x10020: /* Set ISR, according to Linux/IP30 */
99     d->isr = idata;
100     /* Recalculate CPU interrupt assertions: */
101     cpu_interrupt(cpu, 8);
102     break;
103     case 0x10028: /* Clear ISR, according to Linux/IP30 */
104     d->isr &= ~idata;
105     /* Recalculate CPU interrupt assertions: */
106     cpu_interrupt(cpu, 8);
107     break;
108     case 0x10030: /* Interrupt Status Register */
109     if (writeflag == MEM_WRITE) {
110     /* Clear-on-write (TODO: is this correct?) */
111     d->isr &= ~idata;
112     /* Recalculate CPU interrupt assertions: */
113     cpu_interrupt(cpu, 8);
114     } else {
115     odata = d->isr;
116     }
117     break;
118     case 0x20000:
119     /* A counter */
120     if (writeflag == MEM_WRITE) {
121     d->reg_0x20000 = idata;
122     } else {
123     odata = d->reg_0x20000;
124     }
125     break;
126     case 0x30000:
127     if (writeflag == MEM_WRITE) {
128     d->reg_0x30000 = idata;
129     } else {
130     odata = d->reg_0x30000;
131     }
132     break;
133     default:
134     if (writeflag == MEM_WRITE) {
135     debug("[ sgi_ip30: unimplemented write to address "
136     "0x%x, data=0x%02x ]\n", (int)relative_addr,
137     (int)idata);
138     } else {
139     debug("[ sgi_ip30: unimplemented read from address"
140     " 0x%x ]\n", (int)relative_addr);
141     }
142     }
143    
144     if (writeflag == MEM_READ)
145     memory_writemax64(cpu, data, len, odata);
146    
147     return 1;
148     }
149    
150    
151     /*
152     * dev_sgi_ip30_2_access():
153     */
154 dpavlin 22 DEVICE_ACCESS(sgi_ip30_2)
155 dpavlin 4 {
156     struct sgi_ip30_data *d = (struct sgi_ip30_data *) extra;
157     uint64_t idata = 0, odata = 0;
158    
159     idata = memory_readmax64(cpu, data, len);
160    
161     switch (relative_addr) {
162    
163     /* 0x114 + 0x40 * (wid - 8): 0x80000000 for "alive",
164     according to Linux/IP30 */
165    
166     case 0x114 + 0x40 * (12 - 8):
167     fatal("[ IP30: asdvasdvnb ]\n");
168     odata = 0x80000000;
169     break;
170    
171     case 0x0029c:
172     /*
173     * If this is not implemented, the IP30 PROM complains during
174     * bootup:
175     *
176     * *FAILED*
177     * Address: 0xffffffffb000029c, Expected:
178     * 0x0000000000000001, Received: 0x0000000000000000
179     */
180     if (writeflag == MEM_WRITE) {
181     d->reg_0x0029c = idata;
182     } else {
183     odata = d->reg_0x0029c;
184     }
185     break;
186     default:
187     if (writeflag == MEM_WRITE) {
188     debug("[ sgi_ip30_2: unimplemented write to "
189     "address 0x%x, data=0x%02x ]\n",
190     (int)relative_addr, (int)idata);
191     } else {
192     debug("[ sgi_ip30_2: unimplemented read from address "
193     "0x%x ]\n", (int)relative_addr);
194     }
195     }
196    
197     if (writeflag == MEM_READ)
198     memory_writemax64(cpu, data, len, odata);
199    
200     return 1;
201     }
202    
203    
204     /*
205     * dev_sgi_ip30_3_access():
206     */
207 dpavlin 22 DEVICE_ACCESS(sgi_ip30_3)
208 dpavlin 4 {
209     struct sgi_ip30_data *d = (struct sgi_ip30_data *) extra;
210     uint64_t idata = 0, odata = 0;
211    
212     idata = memory_readmax64(cpu, data, len);
213    
214     switch (relative_addr) {
215     case 0xb4:
216     if (writeflag == MEM_WRITE) {
217     debug("[ sgi_ip30_3: unimplemented write to "
218     "address 0x%x, data=0x%02x ]\n",
219     (int)relative_addr, (int)idata);
220     } else {
221     odata = 2; /* should be 2, or Irix loops */
222     }
223     break;
224     case 0x00104:
225     if (writeflag == MEM_WRITE) {
226     debug("[ sgi_ip30_3: unimplemented write to address "
227     "0x%x, data=0x%02x ]\n", (int)relative_addr,
228     (int)idata);
229     } else {
230     odata = 64; /* should be 64, or the PROM
231     complains */
232     }
233     break;
234     case 0x00284:
235     /*
236     * If this is not implemented, the IP30 PROM complains during
237     * bootup:
238     *
239     * *FAILED*
240     * Address: 0xffffffffbf000284, Expected:
241     * 0x0000000000000001, Received: 0x0000000000000000
242     */
243     if (writeflag == MEM_WRITE) {
244     d->reg_0x00284 = idata;
245     } else {
246     odata = d->reg_0x00284;
247     }
248     break;
249     default:
250     if (writeflag == MEM_WRITE) {
251     debug("[ sgi_ip30_3: unimplemented write to address "
252     "0x%x, data=0x%02x ]\n", (int)relative_addr,
253     (int)idata);
254     } else {
255     debug("[ sgi_ip30_3: unimplemented read from "
256     "address 0x%x ]\n", (int)relative_addr);
257     }
258     }
259    
260     if (writeflag == MEM_READ)
261     memory_writemax64(cpu, data, len, odata);
262    
263     return 1;
264     }
265    
266    
267     /*
268     * dev_sgi_ip30_4_access():
269     */
270 dpavlin 22 DEVICE_ACCESS(sgi_ip30_4)
271 dpavlin 4 {
272     struct sgi_ip30_data *d = (struct sgi_ip30_data *) extra;
273     uint64_t idata = 0, odata = 0;
274    
275     idata = memory_readmax64(cpu, data, len);
276    
277     switch (relative_addr) {
278     case 0x000b0:
279     /*
280     * If this is not implemented, the IP30 PROM complains during
281     * bootup:
282     *
283     * *FAILED*
284     * Address: 0xffffffffbf6000b0, Expected:
285     * 0x0000000000000001, Received: 0x0000000000000000
286     */
287     if (writeflag == MEM_WRITE) {
288     d->reg_0x000b0 = idata;
289     } else {
290     odata = d->reg_0x000b0;
291     }
292     break;
293     default:
294     if (writeflag == MEM_WRITE) {
295     debug("[ sgi_ip30_4: unimplemented write to address"
296     " 0x%x, data=0x%02x ]\n",
297     (int)relative_addr, (int)idata);
298     } else {
299     debug("[ sgi_ip30_4: unimplemented read from address"
300     " 0x%x ]\n", (int)relative_addr);
301     }
302     }
303    
304     if (writeflag == MEM_READ)
305     memory_writemax64(cpu, data, len, odata);
306    
307     return 1;
308     }
309    
310    
311     /*
312     * dev_sgi_ip30_5_access():
313     */
314 dpavlin 22 DEVICE_ACCESS(sgi_ip30_5)
315 dpavlin 4 {
316     struct sgi_ip30_data *d = (struct sgi_ip30_data *) extra;
317     uint64_t idata = 0, odata = 0;
318    
319     idata = memory_readmax64(cpu, data, len);
320    
321     switch (relative_addr) {
322     case 0x00000:
323     if (writeflag == MEM_WRITE) {
324     d->reg_0x00000 = idata;
325     } else {
326     odata = d->reg_0x00000;
327     }
328     break;
329     default:
330     if (writeflag == MEM_WRITE) {
331     debug("[ sgi_ip30_5: unimplemented write to address "
332     "0x%x, data=0x%02x ]\n", (int)relative_addr,
333     (int)idata);
334     } else {
335     debug("[ sgi_ip30_5: unimplemented read from address "
336     "0x%x ]\n", (int)relative_addr);
337     }
338     }
339    
340     if (writeflag == MEM_READ)
341     memory_writemax64(cpu, data, len, odata);
342    
343     return 1;
344     }
345    
346    
347     /*
348     * dev_sgi_ip30_init():
349     */
350     struct sgi_ip30_data *dev_sgi_ip30_init(struct machine *machine,
351     struct memory *mem, uint64_t baseaddr)
352     {
353     struct sgi_ip30_data *d = malloc(sizeof(struct sgi_ip30_data));
354     if (d == NULL) {
355     fprintf(stderr, "out of memory\n");
356     exit(1);
357     }
358     memset(d, 0, sizeof(struct sgi_ip30_data));
359    
360     memory_device_register(mem, "sgi_ip30_1", baseaddr,
361     DEV_SGI_IP30_LENGTH, dev_sgi_ip30_access, (void *)d,
362 dpavlin 20 DM_DEFAULT, NULL);
363 dpavlin 4 memory_device_register(mem, "sgi_ip30_2", 0x10000000,
364 dpavlin 20 0x10000, dev_sgi_ip30_2_access, (void *)d, DM_DEFAULT, NULL);
365 dpavlin 4 memory_device_register(mem, "sgi_ip30_3", 0x1f000000,
366 dpavlin 20 0x10000, dev_sgi_ip30_3_access, (void *)d, DM_DEFAULT, NULL);
367 dpavlin 4 memory_device_register(mem, "sgi_ip30_4", 0x1f600000,
368 dpavlin 20 0x10000, dev_sgi_ip30_4_access, (void *)d, DM_DEFAULT, NULL);
369 dpavlin 4 memory_device_register(mem, "sgi_ip30_5", 0x1f6c0000,
370 dpavlin 20 0x10000, dev_sgi_ip30_5_access, (void *)d, DM_DEFAULT, NULL);
371 dpavlin 4
372 dpavlin 24 machine_add_tickfunction(machine, dev_sgi_ip30_tick, d, 16, 0.0);
373 dpavlin 4
374     return d;
375     }
376    

  ViewVC Help
Powered by ViewVC 1.1.26