/[gxemul]/trunk/src/devices/dev_algor.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/devices/dev_algor.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 42 - (show annotations)
Mon Oct 8 16:22:32 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 6249 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1613 2007/06/15 20:11:26 debug Exp $
20070501	Continuing a little on m88k disassembly (control registers,
		more instructions).
		Adding a dummy mvme88k machine mode.
20070502	Re-adding MIPS load/store alignment exceptions.
20070503	Implementing more of the M88K disassembly code.
20070504	Adding disassembly of some more M88K load/store instructions.
		Implementing some relatively simple M88K instructions (br.n,
		xor[.u] imm, and[.u] imm).
20070505	Implementing M88K three-register and, or, xor, and jmp[.n],
		bsr[.n] including function call trace stuff.
		Applying a patch from Bruce M. Simpson which implements the
		SYSCON_BOARD_CPU_CLOCK_FREQ_ID object of the syscon call in
		the yamon PROM emulation.
20070506	Implementing M88K bb0[.n] and bb1[.n], and skeletons for
		ldcr and stcr (although no control regs are implemented yet).
20070509	Found and fixed the bug which caused Linux for QEMU_MIPS to
		stop working in 0.4.5.1: It was a faulty change to the MIPS
		'sc' and 'scd' instructions I made while going through gcc -W
		warnings on 20070428.
20070510	Updating the Linux/QEMU_MIPS section in guestoses.html to
		use mips-test-0.2.tar.gz instead of 0.1.
		A big thank you to Miod Vallat for sending me M88K manuals.
		Implementing more M88K instructions (addu, subu, div[u], mulu,
		ext[u], clr, set, cmp).
20070511	Fixing bugs in the M88K "and" and "and.u" instructions (found
		by comparing against the manual).
		Implementing more M88K instructions (mask[.u], mak, bcnd (auto-
		generated)) and some more control register details.
		Cleanup: Removing the experimental AVR emulation mode and
		corresponding devices; AVR emulation wasn't really meaningful.
		Implementing autogeneration of most M88K loads/stores. The
		rectangle drawing demo (with -O0) for M88K runs :-)
		Beginning on M88K exception handling.
		More M88K instructions: tb0, tb1, rte, sub, jsr[.n].
		Adding some skeleton MVME PROM ("BUG") emulation.
20070512	Fixing a bug in the M88K cmp instruction.
		Adding the M88K lda (scaled register) instruction.
		Fixing bugs in 64-bit (32-bit pairs) M88K loads/stores.
		Removing the unused tick_hz stuff from the machine struct.
		Implementing the M88K xmem instruction. OpenBSD/mvme88k gets
		far enough to display the Copyright banner :-)
		Implementing subu.co (guess), addu.co, addu.ci, ff0, and ff1.
		Adding a dev_mvme187, for MVME187-specific devices/registers.
		OpenBSD/mvme88k prints more boot messages. :)
20070515	Continuing on MVME187 emulation (adding more devices, beginning
		on the CMMUs, etc).
		Adding the M88K and.c, xor.c, and or.c instructions, and making
		sure that mul, div, etc cause exceptions if executed when SFD1
		is disabled.
20070517	Continuing on M88K and MVME187 emulation in general; moving
		the CMMU registers to the CPU struct, separating dev_pcc2 from
		dev_mvme187, and beginning on memory_m88k.c (BATC and PATC).
		Fixing a bug in 64-bit (32-bit pairs) M88K fast stores.
		Implementing the clock part of dev_mk48txx.
		Implementing the M88K fstcr and xcr instructions.
		Implementing m88k_cpu_tlbdump().
		Beginning on the implementation of a separate address space
		for M88K .usr loads/stores.
20070520	Removing the non-working (skeleton) Sandpoint, SonyNEWS, SHARK
		Dnard, and Zaurus machine modes.
		Experimenting with dyntrans to_be_translated read-ahead. It
		seems to give a very small performance increase for MIPS
		emulation, but a large performance degradation for SuperH. Hm.
20070522	Disabling correct SuperH ITLB emulation; it does not seem to be
		necessary in order to let SH4 guest OSes run, and it slows down
		userspace code.
		Implementing "samepage" branches for SuperH emulation, and some
		other minor speed hacks.
20070525	Continuing on M88K memory-related stuff: exceptions, memory
		transaction register contents, etc.
		Implementing the M88K subu.ci instruction.
		Removing the non-working (skeleton) Iyonix machine mode.
		OpenBSD/mvme88k reaches userland :-), starts executing
		/sbin/init's instructions, and issues a few syscalls, before
		crashing.
20070526	Fixing bugs in dev_mk48txx, so that OpenBSD/mvme88k detects
		the correct time-of-day.
		Implementing a generic IRQ controller for the test machines
		(dev_irqc), similar to a proposed patch from Petr Stepan.
		Experimenting some more with translation read-ahead.
		Adding an "expect" script for automated OpenBSD/landisk
		install regression/performance tests.
20070527	Adding a dummy mmEye (SH3) machine mode skeleton.
		FINALLY found the strange M88K bug I have been hunting: I had
		not emulated the SNIP value for exceptions occurring in
		branch delay slots correctly.
		Implementing correct exceptions for 64-bit M88K loads/stores.
		Address to symbol lookups are now disabled when M88K is
		running in usermode (because usermode addresses don't have
		anything to do with supervisor addresses).
20070531	Removing the mmEye machine mode skeleton.
20070604	Some minor code cleanup.
20070605	Moving src/useremul.c into a subdir (src/useremul/), and
		cleaning up some more legacy constructs.
		Adding -Wstrict-aliasing and -fstrict-aliasing detection to
		the configure script.
20070606	Adding a check for broken GCC on Solaris to the configure
		script. (GCC 3.4.3 on Solaris cannot handle static variables
		which are initialized to 0 or NULL. :-/)
		Removing the old (non-working) ARC emulation modes: NEC RD94,
		R94, R96, and R98, and the last traces of Olivetti M700 and
		Deskstation Tyne.
		Removing the non-working skeleton WDSC device (dev_wdsc).
20070607	Thinking about how to use the host's cc + ld at runtime to
		generate native code. (See experiments/native_cc_ld_test.i
		for an example.)
20070608	Adding a program counter sampling timer, which could be useful
		for native code generation experiments.
		The KN02_CSR_NRMMOD bit in the DECstation 5000/200 (KN02) CSR
		should always be set, to allow a 5000/200 PROM to boot.
20070609	Moving out breakpoint details from the machine struct into
		a helper struct, and removing the limit on max nr of
		breakpoints.
20070610	Moving out tick functions into a helper struct as well (which
		also gets rid of the max limit).
20070612	FINALLY figured out why Debian/DECstation stopped working when
		translation read-ahead was enabled: in src/memory_rw.c, the
		call to invalidate_code_translation was made also if the
		memory access was an instruction load (if the page was mapped
		as writable); it shouldn't be called in that case.
20070613	Implementing some more MIPS32/64 revision 2 instructions: di,
		ei, ext, dext, dextm, dextu, and ins.
20070614	Implementing an instruction combination for the NetBSD/arm
		idle loop (making the host not use any cpu if NetBSD/arm
		inside the emulator is not using any cpu).
		Increasing the nr of ARM VPH entries from 128 to 384.
20070615	Removing the ENABLE_arch stuff from the configure script, so
		that all included architectures are included in both release
		and development builds.
		Moving memory related helper functions from misc.c to memory.c.
		Adding preliminary instructions for netbooting NetBSD/pmppc to
		guestoses.html; it doesn't work yet, there are weird timeouts.
		Beginning a total rewrite of the userland emulation modes
		(removing all emulation modes, beginning from scratch with
		NetBSD/MIPS and FreeBSD/Alpha only).
20070616	After fixing a bug in the DEC21143 NIC (the TDSTAT_OWN bit was
		only cleared for the last segment when transmitting, not all
		segments), NetBSD/pmppc boots with root-on-nfs without the
		timeouts. Updating guestoses.html.
		Removing the skeleton PSP (Playstation Portable) mode.
		Moving X11-related stuff in the machine struct into a helper
		struct.
		Cleanup of out-of-memory checks, to use a new CHECK_ALLOCATION
		macro (which prints a meaningful error message).
		Adding a COMMENT to each machine and device (for automagic
		.index comment generation).
		Doing regression testing for the next release.

==============  RELEASE 0.4.6  ==============


1 /*
2 * Copyright (C) 2005-2007 Anders Gavare. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * 3. The name of the author may not be used to endorse or promote products
13 * derived from this software without specific prior written permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 *
27 *
28 * $Id: dev_algor.c,v 1.6 2007/06/15 18:44:18 debug Exp $
29 *
30 * COMMENT: Algor P5064 misc. stuff
31 *
32 * TODO: This is hardcoded for P5064 right now. Generalize it to P40xx etc.
33 *
34 * CPU irq 2 = ISA, 3 = PCI, 4 = Local.
35 */
36
37 #include <stdio.h>
38 #include <stdlib.h>
39 #include <string.h>
40
41 #include "cpu.h"
42 #include "device.h"
43 #include "devices.h"
44 #include "interrupt.h"
45 #include "machine.h"
46 #include "memory.h"
47 #include "misc.h"
48
49 #include "algor_p5064reg.h"
50
51
52 struct algor_data {
53 uint64_t base_addr;
54 struct interrupt mips_irq_2;
55 struct interrupt mips_irq_3;
56 struct interrupt mips_irq_4;
57 };
58
59
60 DEVICE_ACCESS(algor)
61 {
62 struct algor_data *d = extra;
63 uint64_t idata = 0, odata = 0;
64 char *n = NULL;
65
66 if (writeflag == MEM_WRITE)
67 idata = memory_readmax64(cpu, data, len);
68
69 relative_addr += d->base_addr;
70
71 switch (relative_addr) {
72
73 case P5064_LED1 + 0x0:
74 case P5064_LED1 + 0x4:
75 case P5064_LED1 + 0x8:
76 case P5064_LED1 + 0xc:
77 break;
78
79 case P5064_LOCINT:
80 /*
81 * TODO: See how ISAINT is implemented.
82 *
83 * Implemented so far: COM1 only.
84 */
85 n = "P5064_LOCINT";
86 if (writeflag == MEM_READ) {
87 /* Ugly hack for NetBSD startup. TODO: fix */
88 static int x = 0;
89 if (((++ x) & 0xffff) == 0)
90 odata |= LOCINT_RTC;
91
92 if (cpu->machine->isa_pic_data.pic1->irr &
93 ~cpu->machine->isa_pic_data.pic1->ier & 0x10)
94 odata |= LOCINT_COM1;
95 if (cpu->machine->isa_pic_data.pic1->irr &
96 ~cpu->machine->isa_pic_data.pic1->ier & 0x08)
97 odata |= LOCINT_COM2;
98
99 /* Read => ack: */
100 cpu->machine->isa_pic_data.pic1->irr &= ~0x18;
101 INTERRUPT_DEASSERT(d->mips_irq_4);
102 } else {
103 if (idata & LOCINT_COM1)
104 cpu->machine->isa_pic_data.pic1->ier &= ~0x10;
105 else
106 cpu->machine->isa_pic_data.pic1->ier |= 0x10;
107 if (idata & LOCINT_COM2)
108 cpu->machine->isa_pic_data.pic1->ier &= ~0x08;
109 else
110 cpu->machine->isa_pic_data.pic1->ier |= 0x08;
111 }
112 break;
113
114 case P5064_PANIC:
115 n = "P5064_PANIC";
116 if (writeflag == MEM_READ)
117 odata = 0;
118 break;
119
120 case P5064_PCIINT:
121 /*
122 * TODO: See how ISAINT is implemented.
123 */
124 n = "P5064_PCIINT";
125 if (writeflag == MEM_READ) {
126 odata = 0;
127 INTERRUPT_DEASSERT(d->mips_irq_3);
128 }
129 break;
130
131 case P5064_ISAINT:
132 /*
133 * ISA interrupts:
134 *
135 * Bit: IRQ Source:
136 * 0 ISAINT_ISABR
137 * 1 ISAINT_IDE0
138 * 2 ISAINT_IDE1
139 *
140 * NOTE/TODO: Ugly redirection to the ISA controller.
141 */
142 n = "P5064_ISAINT";
143 if (writeflag == MEM_WRITE) {
144 if (idata & ISAINT_IDE0)
145 cpu->machine->isa_pic_data.pic2->ier &= ~0x40;
146 else
147 cpu->machine->isa_pic_data.pic2->ier |= 0x40;
148 if (idata & ISAINT_IDE1)
149 cpu->machine->isa_pic_data.pic2->ier &= ~0x80;
150 else
151 cpu->machine->isa_pic_data.pic2->ier |= 0x80;
152 cpu->machine->isa_pic_data.pic1->ier &= ~0x04;
153 } else {
154 if (cpu->machine->isa_pic_data.pic2->irr &
155 ~cpu->machine->isa_pic_data.pic2->ier & 0x40)
156 odata |= ISAINT_IDE0;
157 if (cpu->machine->isa_pic_data.pic2->irr &
158 ~cpu->machine->isa_pic_data.pic2->ier & 0x80)
159 odata |= ISAINT_IDE1;
160
161 /* Read => ack: */
162 cpu->machine->isa_pic_data.pic2->irr &= ~0xc0;
163 INTERRUPT_DEASSERT(d->mips_irq_2);
164 }
165 break;
166
167 case P5064_KBDINT:
168 /*
169 * TODO: See how ISAINT is implemented.
170 */
171 n = "P5064_KBDINT";
172 if (writeflag == MEM_READ)
173 odata = 0;
174 break;
175
176 default:if (writeflag == MEM_READ) {
177 fatal("[ algor: read from 0x%x ]\n",
178 (int)relative_addr);
179 } else {
180 fatal("[ algor: write to 0x%x: 0x%"PRIx64" ]\n",
181 (int) relative_addr, (uint64_t) idata);
182 }
183 }
184
185 if (n != NULL) {
186 if (writeflag == MEM_READ) {
187 debug("[ algor: read from %s: 0x%"PRIx64" ]\n",
188 n, (uint64_t) odata);
189 } else {
190 debug("[ algor: write to %s: 0x%"PRIx64" ]\n",
191 n, (uint64_t) idata);
192 }
193 }
194
195 if (writeflag == MEM_READ)
196 memory_writemax64(cpu, data, len, odata);
197
198 return 1;
199 }
200
201
202 DEVINIT(algor)
203 {
204 char tmpstr[200];
205 struct algor_data *d;
206
207 CHECK_ALLOCATION(d = malloc(sizeof(struct algor_data)));
208 memset(d, 0, sizeof(struct algor_data));
209
210 d->base_addr = devinit->addr;
211 if (devinit->addr != 0x1ff00000) {
212 fatal("The Algor base address should be 0x1ff00000.\n");
213 exit(1);
214 }
215
216 /* Connect to MIPS irq 2, 3, and 4: */
217 snprintf(tmpstr, sizeof(tmpstr), "%s.2", devinit->interrupt_path);
218 INTERRUPT_CONNECT(tmpstr, d->mips_irq_2);
219 snprintf(tmpstr, sizeof(tmpstr), "%s.3", devinit->interrupt_path);
220 INTERRUPT_CONNECT(tmpstr, d->mips_irq_3);
221 snprintf(tmpstr, sizeof(tmpstr), "%s.4", devinit->interrupt_path);
222 INTERRUPT_CONNECT(tmpstr, d->mips_irq_4);
223
224 memory_device_register(devinit->machine->memory, devinit->name,
225 devinit->addr, 0x100000, dev_algor_access, d, DM_DEFAULT, NULL);
226
227 devinit->return_ptr = d;
228
229 return 1;
230 }
231

  ViewVC Help
Powered by ViewVC 1.1.26