/[gxemul]/trunk/src/cpus/memory_mips.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/cpus/memory_mips.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 24 - (show annotations)
Mon Oct 8 16:19:56 2007 UTC (16 years, 5 months ago) by dpavlin
File MIME type: text/plain
File size: 9362 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1256 2006/06/23 20:43:44 debug Exp $
20060219	Various minor updates. Removing the old MIPS16 skeleton code,
		because it will need to be rewritten for dyntrans anyway.
20060220-22	Removing the non-working dyntrans backend support.
		Continuing on the 64-bit dyntrans virtual memory generalization.
20060223	More work on the 64-bit vm generalization.
20060225	Beginning on MIPS dyntrans load/store instructions.
		Minor PPC updates (64-bit load/store, etc).
		Fixes for the variable-instruction-length framework, some
		minor AVR updates (a simple Hello World program works!).
		Beginning on a skeleton for automatically generating documen-
		tation (for devices etc.).
20060226	PPC updates (adding some more 64-bit instructions, etc).
		AVR updates (more instructions).
		FINALLY found and fixed the zs bug, making NetBSD/macppc
		accept the serial console.
20060301	Adding more AVR instructions.
20060304	Continuing on AVR-related stuff. Beginning on a framework for
		cycle-accurate device emulation. Adding an experimental "PAL
		TV" device (just a dummy so far).
20060305	Adding more AVR instructions.
		Adding a dummy epcom serial controller (for TS7200 emulation).
20060310	Removing the emul() command from configuration files, so only
		net() and machine() are supported.
		Minor progress on the MIPS dyntrans rewrite.
20060311	Continuing on the MIPS dyntrans rewrite (adding more
		instructions, etc).
20060315	Adding more instructions (sllv, srav, srlv, bgtz[l], blez[l],
		beql, bnel, slti[u], various loads and stores).
20060316	Removing the ALWAYS_SIGNEXTEND_32 option, since it was rarely
		used.
		Adding more MIPS dyntrans instructions, and fixing bugs.
20060318	Implementing fast loads/stores for MIPS dyntrans (big/little
		endian, 32-bit and 64-bit modes).
20060320	Making MIPS dyntrans the default configure option; use
		"--enable-oldmips" to use the old bintrans system.
		Adding MIPS dyntrans dmult[u]; minor updates.
20060322	Continuing... adding some more instructions.
		Adding a simple skeleton for demangling C++ "_ZN" symbols.
20060323	Moving src/debugger.c into a new directory (src/debugger/).
20060324	Fixing the hack used to load PPC ELFs (useful for relocated
		Linux/ppc kernels), and adding a dummy G3 machine mode.
20060325-26	Beginning to experiment with GDB remote serial protocol
		connections; adding a -G command line option for selecting
		which TCP port to listen to.
20060330	Beginning a major cleanup to replace things like "0x%016llx"
		with more correct "0x%016"PRIx64, etc.
		Continuing on the GDB remote serial protocol support.
20060331	More cleanup, and some minor GDB remote progress.
20060402	Adding a hack to the configure script, to allow compilation
		on systems that lack PRIx64 etc.
20060406	Removing the temporary FreeBSD/arm hack in dev_ns16550.c and
		replacing it with a better fix from Olivier Houchard.
20060407	A remote debugger (gdb or ddd) can now start and stop the
		emulator using the GDB remote serial protocol, and registers
		and memory can be read. MIPS only for now.
20060408	More GDB progress: single-stepping also works, and also adding
		support for ARM, PowerPC, and Alpha targets.
		Continuing on the delay-slot-across-page-boundary issue.
20060412	Minor update: beginning to add support for the SPARC target
		to the remote GDB functionality.
20060414	Various MIPS updates: adding more instructions for dyntrans
		(eret, add), and making some exceptions work. Fixing a bug
		in dmult[u].
		Implementing the first SPARC instructions (sethi, or).
20060415	Adding "magic trap" instructions so that PROM calls can be
		software emulated in MIPS dyntrans.
		Adding more MIPS dyntrans instructions (ddiv, dadd) and
		fixing another bug in dmult.
20060416	More MIPS dyntrans progress: adding [d]addi, movn, movz, dsllv,
		rfi, an ugly hack for supporting R2000/R3000 style faked caches,
		preliminary interrupt support, and various other updates and
		bugfixes.
20060417	Adding more SPARC instructions (add, sub, sll[x], sra[x],
		srl[x]), and useful SPARC header definitions.
		Adding the first (trivial) x86/AMD64 dyntrans instructions (nop,
		cli/sti, stc/clc, std/cld, simple mov, inc ax). Various other
		x86 updates related to variable instruction length stuff.
		Adding unaligned loads/stores to the MIPS dyntrans mode (but
		still using the pre-dyntrans (slow) imlementation).
20060419	Fixing a MIPS dyntrans exception-in-delay-slot bug.
		Removing the old "show opcode statistics" functionality, since
		it wasn't really useful and isn't implemented for dyntrans.
		Single-stepping (or running with instruction trace) now looks
		ok with dyntrans with delay-slot architectures.
20060420	Minor hacks (removing the -B command line option when compiled
		for non-bintrans, and some other very minor updates).
		Adding (slow) MIPS dyntrans load-linked/store-conditional.
20060422	Applying fixes for bugs discovered by Nils Weller's nwcc
		(static DEC memmap => now per machine, and adding an extern
		keyword in cpu_arm_instr.c).
		Finally found one of the MIPS dyntrans bugs that I've been
		looking for (copy/paste spelling error BIG vs LITTLE endian in
		cpu_mips_instr_loadstore.c for 16-bit fast stores).
		FINALLY found the major MIPS dyntrans bug: slti vs sltiu
		signed/unsigned code in cpu_mips_instr.c. :-)
		Adding more MIPS dyntrans instructions (lwc1, swc1, bgezal[l],
		ctc1, tlt[u], tge[u], tne, beginning on rdhwr).
		NetBSD/hpcmips can now reach userland when using dyntrans :-)
		Adding some more x86 dyntrans instructions.
		Finally removed the old Alpha-specific virtual memory code,
		and replaced it with the generic 64-bit version.
		Beginning to add disassembly support for SPECIAL3 MIPS opcodes.
20060423	Continuing on the delay-slot-across-page-boundary issue;
		adding an end_of_page2 ic slot (like I had planned before, but
		had removed for some reason).
		Adding a quick-and-dirty fallback to legacy coprocessor 1
		code (i.e. skipping dyntrans implementation for now).
		NetBSD/hpcmips and NetBSD/pmax (when running on an emulated
		R4400) can now be installed and run. :-)  (Many bugs left
		to fix, though.)
		Adding more MIPS dyntrans instructions: madd[u], msub[u].
		Cleaning up the SPECIAL2 vs R5900/TX79/C790 "MMI" opcode
		maps somewhat (disassembly and dyntrans instruction decoding).
20060424	Adding an isa_revision field to mips_cpu_types.h, and making
		sure that SPECIAL3 opcodes cause Reserved Instruction
		exceptions on MIPS32/64 revisions lower than 2.
		Adding the SPARC 'ba', 'call', 'jmpl/retl', 'and', and 'xor'
		instructions.
20060425	Removing the -m command line option ("run at most x 
		instructions") and -T ("single_step_on_bad_addr"), because
		they never worked correctly with dyntrans anyway.
		Freshening up the man page.
20060428	Adding more MIPS dyntrans instructions: bltzal[l], idle.
		Enabling MIPS dyntrans compare interrupts.
20060429	FINALLY found the weird dyntrans bug, causing NetBSD etc. to
		behave strangely: some floating point code (conditional
		coprocessor branches) could not be reused from the old
		non-dyntrans code. The "quick-and-dirty fallback" only appeared
		to work. Fixing by implementing bc1* for MIPS dyntrans.
		More MIPS instructions: [d]sub, sdc1, ldc1, dmtc1, dmfc1, cfc0.
		Freshening up MIPS floating point disassembly appearance.
20060430	Continuing on C790/R5900/TX79 disassembly; implementing 128-bit
		"por" and "pextlw".
20060504	Disabling -u (userland emulation) unless compiled as unstable
		development version.
		Beginning on freshening up the testmachine include files,
		to make it easier to reuse those files (placing them in
		src/include/testmachine/), and beginning on a set of "demos"
		or "tutorials" for the testmachine functionality.
		Minor updates to the MIPS GDB remote protocol stub.
		Refreshing doc/experiments.html and gdb_remote.html.
		Enabling Alpha emulation in the stable release configuration,
		even though no guest OSes for Alpha can run yet.
20060505	Adding a generic 'settings' object, which will contain
		references to settable variables (which will later be possible
		to access using the debugger).
20060506	Updating dev_disk and corresponding demo/documentation (and
		switching from SCSI to IDE disk types, so it actually works
		with current test machines :-).
20060510	Adding a -D_LARGEFILE_SOURCE hack for 64-bit Linux hosts,
		so that fseeko() doesn't give a warning.
		Updating the section about how dyntrans works (the "runnable
		IR") in doc/intro.html.
		Instruction updates (some x64=1 checks, some more R5900
		dyntrans stuff: better mul/mult separation from MIPS32/64,
		adding ei and di).
		Updating MIPS cpuregs.h to a newer one (from NetBSD).
		Adding more MIPS dyntrans instructions: deret, ehb.
20060514	Adding disassembly and beginning implementation of SPARC wr
		and wrpr instructions.
20060515	Adding a SUN SPARC machine mode, with dummy SS20 and Ultra1
		machines. Adding the 32-bit "rd psr" instruction.
20060517	Disassembly support for the general SPARC rd instruction.
		Partial implementation of the cmp (subcc) instruction.
		Some other minor updates (making sure that R5900 processors
		start up with the EIE bit enabled, otherwise Linux/playstation2
		receives no interrupts).
20060519	Minor MIPS updates/cleanups.
20060521	Moving the MeshCube machine into evbmips; this seems to work
		reasonably well with a snapshot of a NetBSD MeshCube kernel.
		Cleanup/fix of MIPS config0 register initialization.
20060529	Minor MIPS fixes, including a sign-extension fix to the
		unaligned load/store code, which makes NetBSD/pmax on R3000
		work better with dyntrans. (Ultrix and Linux/DECstation still
		don't work, though.)
20060530	Minor updates to the Alpha machine mode: adding an AlphaBook
		mode, an LCA bus (forwarding accesses to an ISA bus), etc.
20060531	Applying a bugfix for the MIPS dyntrans sc[d] instruction from
		Ondrej Palkovsky. (Many thanks.)
20060601	Minifix to allow ARM immediate msr instruction to not give
		an error for some valid values.
		More Alpha updates.
20060602	Some minor Alpha updates.
20060603	Adding the Alpha cmpbge instruction. NetBSD/alpha prints its
		first boot messages :-) on an emulated Alphabook 1.
20060612	Minor updates; adding a dev_ether.h include file for the
		testmachine ether device. Continuing the hunt for the dyntrans
		bug which makes Linux and Ultrix on DECstation behave
		strangely... FINALLY found it! It seems to be related to
		invalidation of the translation cache, on tlbw{r,i}. There
		also seems to be some remaining interrupt-related problems.
20060614	Correcting the implementation of ldc1/sdc1 for MIPS dyntrans
		(so that it uses 16 32-bit registers if the FR bit in the
		status register is not set).
20060616	REMOVING BINTRANS COMPLETELY!
		Removing the old MIPS interpretation mode.
		Removing the MFHILO_DELAY and instruction delay stuff, because
		they wouldn't work with dyntrans anyway.
20060617	Some documentation updates (adding "NetBSD-archive" to some
		URLs, and new Debian/DECstation installation screenshots).
		Removing the "tracenull" and "enable-caches" configure options.
		Improving MIPS dyntrans performance somewhat (only invalidate
		translations if necessary, on writes to the entryhi register,
		instead of doing it for all cop0 writes).
20060618	More cleanup after the removal of the old MIPS emulation.
		Trying to fix the MIPS dyntrans performance bugs/bottlenecks;
		only semi-successful so far (for R3000).
20060620	Minor update to allow clean compilation again on Tru64/Alpha.
20060622	MIPS cleanup and fixes (removing the pc_last stuff, which
		doesn't make sense with dyntrans anyway, and fixing a cross-
		page-delay-slot-with-exception case in end_of_page).
		Removing the old max_random_cycles_per_chunk stuff, and the
		concept of cycles vs instructions for MIPS emulation.
		FINALLY found and fixed the bug which caused NetBSD/pmax
		clocks to behave strangely (it was a load to the zero register,
		which was treated as a NOP; now it is treated as a load to a
		dummy scratch register).
20060623	Increasing the dyntrans chunk size back to
		N_SAFE_DYNTRANS_LIMIT, instead of N_SAFE_DYNTRANS_LIMIT/2.
		Preparing for a quick release, even though there are known
		bugs, and performance for non-R3000 MIPS emulation is very
		poor. :-/
		Reverting to half the dyntrans chunk size again, because
		NetBSD/cats seemed less stable with full size chunks. :(
		NetBSD/sgimips 3.0 can now run :-)  (With release 0.3.8, only
		NetBSD/sgimips 2.1 worked, not 3.0.)

==============  RELEASE 0.4.0  ==============


1 /*
2 * Copyright (C) 2003-2005 Anders Gavare. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * 3. The name of the author may not be used to endorse or promote products
13 * derived from this software without specific prior written permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 *
27 *
28 * $Id: memory_mips.c,v 1.7 2006/06/22 11:43:03 debug Exp $
29 *
30 * MIPS-specific memory routines. Included from cpu_mips.c.
31 *
32 * NOTE: The cache emulation code (ifdef ENABLE_CACHE_EMULATION) is old
33 * and doesn't work with dyntrans. TODO: rewrite this.
34 */
35
36 #include <sys/types.h>
37 #include <sys/mman.h>
38
39
40 /*
41 * memory_cache_R3000():
42 *
43 * R2000/R3000 specific cache handling.
44 *
45 * Return value is 1 if a jump to do_return_ok is supposed to happen directly
46 * after this routine is finished, 0 otherwise.
47 */
48 int memory_cache_R3000(struct cpu *cpu, int cache, uint64_t paddr,
49 int writeflag, size_t len, unsigned char *data)
50 {
51 #ifdef ENABLE_CACHE_EMULATION
52 struct r3000_cache_line *rp;
53 int cache_line;
54 uint32_t tag_mask;
55 unsigned char *memblock;
56 struct memory *mem = cpu->mem;
57 int offset;
58 #endif
59 unsigned int i;
60 int cache_isolated = 0, addr, hit, which_cache = cache;
61
62
63 if (len > 4 || cache == CACHE_NONE)
64 return 0;
65
66
67 #ifdef ENABLE_CACHE_EMULATION
68 if (cpu->cd.mips.coproc[0]->reg[COP0_STATUS] & MIPS1_SWAP_CACHES)
69 which_cache ^= 1;
70
71 tag_mask = 0xffffffff & ~cpu->cd.mips.cache_mask[which_cache];
72 cache_line = (paddr & cpu->cd.mips.cache_mask[which_cache])
73 / cpu->cd.mips.cache_linesize[which_cache];
74 rp = (struct r3000_cache_line *) cpu->cd.mips.cache_tags[which_cache];
75
76 /* Is this a cache hit or miss? */
77 hit = (rp[cache_line].tag_valid & R3000_TAG_VALID) &&
78 (rp[cache_line].tag_paddr == (paddr & tag_mask));
79
80 /*
81 * The cache miss bit is only set on cache reads, and only to the
82 * data cache. (?)
83 *
84 * (TODO: is this correct? I don't remember where I got this from.)
85 */
86 if (cache == CACHE_DATA && writeflag==MEM_READ) {
87 cpu->cd.mips.coproc[0]->reg[COP0_STATUS] &= ~MIPS1_CACHE_MISS;
88 if (!hit)
89 cpu->cd.mips.coproc[0]->reg[COP0_STATUS] |=
90 MIPS1_CACHE_MISS;
91 }
92
93 /*
94 * Is the Data cache isolated? Then don't access main memory:
95 */
96 if (cache == CACHE_DATA &&
97 cpu->cd.mips.coproc[0]->reg[COP0_STATUS] & MIPS1_ISOL_CACHES)
98 cache_isolated = 1;
99
100 addr = paddr & cpu->cd.mips.cache_mask[which_cache];
101
102 /*
103 * If there was a miss and the cache is not isolated, then flush
104 * the old cacheline back to main memory, and read in the new
105 * cacheline.
106 *
107 * Then access the cache.
108 */
109 /*
110 fatal("L1 CACHE isolated=%i hit=%i write=%i cache=%i cacheline=%i"
111 " paddr=%08x => addr in"
112 " cache = 0x%lx\n", cache_isolated, hit, writeflag,
113 which_cache, cache_line, (int)paddr,
114 addr);
115 */
116 if (!hit && !cache_isolated) {
117 unsigned char *dst, *src;
118 uint64_t old_cached_paddr = rp[cache_line].tag_paddr
119 + cache_line * cpu->cd.mips.cache_linesize[which_cache];
120
121 /* Flush the old cacheline to main memory: */
122 if ((rp[cache_line].tag_valid & R3000_TAG_VALID) &&
123 (rp[cache_line].tag_valid & R3000_TAG_DIRTY)) {
124 /* fatal(" FLUSHING old tag=0%08x "
125 "old_cached_paddr=0x%08x\n",
126 rp[cache_line].tag_paddr,
127 old_cached_paddr);
128 */
129 memblock = memory_paddr_to_hostaddr(
130 mem, old_cached_paddr, MEM_WRITE);
131 offset = old_cached_paddr
132 & ((1 << BITS_PER_MEMBLOCK) - 1)
133 & ~cpu->cd.mips.cache_mask[which_cache];
134
135 src = cpu->cd.mips.cache[which_cache];
136 dst = memblock + (offset &
137 ~cpu->cd.mips.cache_mask[which_cache]);
138
139 src += cache_line *
140 cpu->cd.mips.cache_linesize[which_cache];
141 dst += cache_line *
142 cpu->cd.mips.cache_linesize[which_cache];
143
144 if (memblock == NULL) {
145 fatal("BUG in memory.c! Hm.\n");
146 } else {
147 memcpy(dst, src,
148 cpu->cd.mips.cache_linesize[which_cache]);
149 }
150 /* offset is the offset within
151 * the memblock:
152 * printf("read: offset = 0x%x\n", offset);
153 */
154 }
155
156 /* Copy from main memory into the cache: */
157 memblock = memory_paddr_to_hostaddr(mem, paddr, writeflag);
158 offset = paddr & ((1 << BITS_PER_MEMBLOCK) - 1)
159 & ~cpu->cd.mips.cache_mask[which_cache];
160 /* offset is offset within the memblock:
161 * printf("write: offset = 0x%x\n", offset);
162 */
163
164 /* fatal(" FETCHING new paddr=0%08x\n", paddr);
165 */
166 dst = cpu->cd.mips.cache[which_cache];
167
168 if (memblock == NULL) {
169 if (writeflag == MEM_READ)
170 memset(dst, 0,
171 cpu->cd.mips.cache_linesize[which_cache]);
172 } else {
173 src = memblock + (offset &
174 ~cpu->cd.mips.cache_mask[which_cache]);
175
176 src += cache_line *
177 cpu->cd.mips.cache_linesize[which_cache];
178 dst += cache_line *
179 cpu->cd.mips.cache_linesize[which_cache];
180 memcpy(dst, src,
181 cpu->cd.mips.cache_linesize[which_cache]);
182 }
183
184 rp[cache_line].tag_paddr = paddr & tag_mask;
185 rp[cache_line].tag_valid = R3000_TAG_VALID;
186 }
187
188 if (cache_isolated && writeflag == MEM_WRITE) {
189 rp[cache_line].tag_valid = 0;
190 }
191
192 if (writeflag==MEM_READ) {
193 for (i=0; i<len; i++)
194 data[i] = cpu->cd.mips.cache[which_cache][(addr+i) &
195 cpu->cd.mips.cache_mask[which_cache]];
196 } else {
197 for (i=0; i<len; i++) {
198 if (cpu->cd.mips.cache[which_cache][(addr+i) &
199 cpu->cd.mips.cache_mask[which_cache]] != data[i]) {
200 rp[cache_line].tag_valid |= R3000_TAG_DIRTY;
201 }
202 cpu->cd.mips.cache[which_cache][(addr+i) &
203 cpu->cd.mips.cache_mask[which_cache]] = data[i];
204 }
205 }
206
207 /* Write-through! (Write to main memory as well.) */
208 if (writeflag == MEM_READ || cache_isolated)
209 return 1;
210
211 #else
212
213 /*
214 * R2000/R3000 without correct cache emulation:
215 *
216 * TODO: This is just enough to trick NetBSD/pmax and Ultrix into
217 * being able to detect the cache sizes and think that the caches
218 * are actually working, but they are not.
219 */
220
221 if (cache != CACHE_DATA)
222 return 0;
223
224 /* Is this a cache hit or miss? */
225 hit = (cpu->cd.mips.cache_last_paddr[which_cache]
226 & ~cpu->cd.mips.cache_mask[which_cache])
227 == (paddr & ~(cpu->cd.mips.cache_mask[which_cache]));
228
229 /*
230 * The cache miss bit is only set on cache reads, and only to the
231 * data cache. (?)
232 *
233 * (TODO: is this correct? I don't remember where I got this from.)
234 */
235 if (cache == CACHE_DATA && writeflag==MEM_READ) {
236 cpu->cd.mips.coproc[0]->reg[COP0_STATUS] &= ~MIPS1_CACHE_MISS;
237 if (!hit)
238 cpu->cd.mips.coproc[0]->reg[COP0_STATUS] |=
239 MIPS1_CACHE_MISS;
240 }
241
242 /*
243 * Is the Data cache isolated? Then don't access main memory:
244 */
245 if (cache == CACHE_DATA &&
246 cpu->cd.mips.coproc[0]->reg[COP0_STATUS] & MIPS1_ISOL_CACHES)
247 cache_isolated = 1;
248
249 addr = paddr & cpu->cd.mips.cache_mask[which_cache];
250
251 /* Data cache isolated? Then don't access main memory: */
252 if (cache_isolated) {
253 /* debug("ISOLATED write=%i cache=%i vaddr=%016"PRIx64" "
254 "paddr=%016"PRIx64" => addr in cache = 0x%lx\n",
255 writeflag, cache, (uint64_t) vaddr,
256 (uint64_t) paddr, addr); */
257
258 if (writeflag==MEM_READ) {
259 for (i=0; i<len; i++)
260 data[i] = cpu->cd.mips.cache[cache][(addr+i) &
261 cpu->cd.mips.cache_mask[cache]];
262 } else {
263 for (i=0; i<len; i++)
264 cpu->cd.mips.cache[cache][(addr+i) &
265 cpu->cd.mips.cache_mask[cache]] = data[i];
266 }
267 return 1;
268 } else {
269 /* Reload caches if necessary: */
270
271 /* No! Not when not emulating caches fully. (TODO?) */
272 cpu->cd.mips.cache_last_paddr[cache] = paddr;
273 }
274 #endif
275
276 return 0;
277 }
278
279
280 #define TRANSLATE_ADDRESS translate_address_mmu3k
281 #define V2P_MMU3K
282 #include "memory_mips_v2p.c"
283 #undef TRANSLATE_ADDRESS
284 #undef V2P_MMU3K
285
286 #define TRANSLATE_ADDRESS translate_address_mmu8k
287 #define V2P_MMU8K
288 #include "memory_mips_v2p.c"
289 #undef TRANSLATE_ADDRESS
290 #undef V2P_MMU8K
291
292 #define TRANSLATE_ADDRESS translate_address_mmu10k
293 #define V2P_MMU10K
294 #include "memory_mips_v2p.c"
295 #undef TRANSLATE_ADDRESS
296 #undef V2P_MMU10K
297
298 /* Almost generic :-) */
299 #define TRANSLATE_ADDRESS translate_address_mmu4100
300 #define V2P_MMU4100
301 #include "memory_mips_v2p.c"
302 #undef TRANSLATE_ADDRESS
303 #undef V2P_MMU4100
304
305 #define TRANSLATE_ADDRESS translate_address_generic
306 #include "memory_mips_v2p.c"
307
308

  ViewVC Help
Powered by ViewVC 1.1.26