/[gxemul]/trunk/src/cpus/memory_arm.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/cpus/memory_arm.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 32 - (hide annotations)
Mon Oct 8 16:20:58 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 7856 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1421 2006/11/06 05:32:37 debug Exp $
20060816	Adding a framework for emulated/virtual timers (src/timer.c),
		using only setitimer().
		Rewriting the mc146818 to use the new timer framework.
20060817	Adding a call to gettimeofday() every now and then (once every
		second, at the moment) to resynch the timer if it drifts.
		Beginning to convert the ISA timer interrupt mechanism (8253
		and 8259) to use the new timer framework.
		Removing the -I command line option.
20060819	Adding the -I command line option again, with new semantics.
		Working on Footbridge timer interrupts; NetBSD/NetWinder and
		NetBSD/CATS now run at correct speed, but unfortunately with
		HUGE delays during bootup.
20060821	Some minor m68k updates. Adding the first instruction: nop. :)
		Minor Alpha emulation updates.
20060822	Adding a FreeBSD development specific YAMON environment
		variable ("khz") (as suggested by Bruce M. Simpson).
		Moving YAMON environment variable initialization from
		machine_evbmips.c into promemul/yamon.c, and adding some more
		variables.
		Continuing on the LCA PCI bus controller (for Alpha machines).
20060823	Continuing on the timer stuff: experimenting with MIPS count/
		compare interrupts connected to the timer framework.
20060825	Adding bogus SCSI commands 0x51 (SCSICDROM_READ_DISCINFO) and
		0x52 (SCSICDROM_READ_TRACKINFO) to the SCSI emulation layer,
		to allow NetBSD/pmax 4.0_BETA to be installed from CDROM.
		Minor updates to the LCA PCI controller.
20060827	Implementing a CHIP8 cpu mode, and a corresponding CHIP8
		machine, for fun. Disassembly support for all instructions,
		and most of the common instructions have been implemented: mvi,
		mov_imm, add_imm, jmp, rand, cls, sprite, skeq_imm, jsr,
		skne_imm, bcd, rts, ldr, str, mov, or, and, xor, add, sub,
		font, ssound, sdelay, gdelay, bogus skup/skpr, skeq, skne.
20060828	Beginning to convert the CHIP8 cpu in the CHIP8 machine to a
		(more correct) RCA 180x cpu. (Disassembly for all 1802
		instructions has been implemented, but no execution yet, and
		no 1805 extended instructions.)
20060829	Minor Alpha emulation updates.
20060830	Beginning to experiment a little with PCI IDE for SGI O2.
		Fixing the cursor key mappings for MobilePro 770 emulation.
		Fixing the LK201 warning caused by recent NetBSD/pmax.
		The MIPS R41xx standby, suspend, and hibernate instructions now
		behave like the RM52xx/MIPS32/MIPS64 wait instruction.
		Fixing dev_wdc so it calculates correct (64-bit) offsets before
		giving them to diskimage_access().
20060831	Continuing on Alpha emulation (OSF1 PALcode).
20060901	Minor Alpha updates; beginning on virtual memory pagetables.
		Removed the limit for max nr of devices (in preparation for
		allowing devices' base addresses to be changed during runtime).
		Adding a hack for MIPS [d]mfc0 select 0 (except the count
		register), so that the coproc register is simply copied.
		The MIPS suspend instruction now exits the emulator, instead
		of being treated as a wait instruction (this causes NetBSD/
		hpcmips to get correct 'halt' behavior).
		The VR41xx RTC now returns correct time.
		Connecting the VR41xx timer to the timer framework (fixed at
		128 Hz, for now).
		Continuing on SPARC emulation, adding more instructions:
		restore, ba_xcc, ble. The rectangle drawing demo works :)
		Removing the last traces of the old ENABLE_CACHE_EMULATION
		MIPS stuff (not usable with dyntrans anyway).
20060902	Splitting up src/net.c into several smaller files in its own
		subdirectory (src/net/).
20060903	Cleanup of the files in src/net/, to make them less ugly.
20060904	Continuing on the 'settings' subsystem.
		Minor progress on the SPARC emulation mode.
20060905	Cleanup of various things, and connecting the settings
		infrastructure to various subsystems (emul, machine, cpu, etc).
		Changing the lk201 mouse update routine to not rely on any
		emulated hardware framebuffer cursor coordinates, but instead
		always do (semi-usable) relative movements.
20060906	Continuing on the lk201 mouse stuff. Mouse behaviour with
		multiple framebuffers (which was working in Ultrix) is now
		semi-broken (but it still works, in a way).
		Moving the documentation about networking into its own file
		(networking.html), and refreshing it a bit. Adding an example
		of how to use ethernet frame direct-access (udp_snoop).
20060907	Continuing on the settings infrastructure.
20060908	Minor updates to SH emulation: for 32-bit emulation: delay
		slots and the 'jsr @Rn' instruction. I'm putting 64-bit SH5 on
		ice, for now.
20060909-10	Implementing some more 32-bit SH instructions. Removing the
		64-bit mode completely. Enough has now been implemented to run
		the rectangle drawing demo. :-)
20060912	Adding more SH instructions.
20060916	Continuing on SH emulation (some more instructions: div0u,
		div1, rotcl/rotcr, more mov instructions, dt, braf, sets, sett,
		tst_imm, dmuls.l, subc, ldc_rm_vbr, movt, clrt, clrs, clrmac).
		Continuing on the settings subsystem (beginning on reading/
		writing settings, removing bugs, and connecting more cpus to
		the framework).
20060919	More work on SH emulation; adding an ldc banked instruction,
		and attaching a 640x480 framebuffer to the Dreamcast machine
		mode (NetBSD/dreamcast prints the NetBSD copyright banner :-),
		and then panics).
20060920	Continuing on the settings subsystem.
20060921	Fixing the Footbridge timer stuff so that NetBSD/cats and
		NetBSD/netwinder boot up without the delays.
20060922	Temporarily hardcoding MIPS timer interrupt to 100 Hz. With
		'wait' support disabled, NetBSD/malta and Linux/malta run at
		correct speed.
20060923	Connecting dev_gt to the timer framework, so that NetBSD/cobalt
		runs at correct speed.
		Moving SH4-specific memory mapped registers into its own
		device (dev_sh4.c).
		Running with -N now prints "idling" instead of bogus nr of
		instrs/second (which isn't valid anyway) while idling.
20060924	Algor emulation should now run at correct speed.
		Adding disassembly support for some MIPS64 revision 2
		instructions: ext, dext, dextm, dextu.
20060926	The timer framework now works also when the MIPS wait
		instruction is used.
20060928	Re-implementing checks for coprocessor availability for MIPS
		cop0 instructions. (Thanks to Carl van Schaik for noticing the
		lack of cop0 availability checks.)
20060929	Implementing an instruction combination hack which treats
		NetBSD/pmax' idle loop as a wait-like instruction.
20060930	The ENTRYHI_R_MASK was missing in (at least) memory_mips_v2p.c,
		causing TLB lookups to sometimes succeed when they should have
		failed. (A big thank you to Juli Mallett for noticing the
		problem.)
		Adding disassembly support for more MIPS64 revision 2 opcodes
		(seb, seh, wsbh, jalr.hb, jr.hb, synci, ins, dins, dinsu,
		dinsm, dsbh, dshd, ror, dror, rorv, drorv, dror32). Also
		implementing seb, seh, dsbh, dshd, and wsbh.
		Implementing an instruction combination hack for Linux/pmax'
		idle loop, similar to the NetBSD/pmax case.
20061001	Changing the NetBSD/sgimips install instructions to extract
		files from an iso image, instead of downloading them via ftp.
20061002	More-than-31-bit userland addresses in memory_mips_v2p.c were
		not actually working; applying a fix from Carl van Schaik to
		enable them to work + making some other updates (adding kuseg
		support).
		Fixing hpcmips (vr41xx) timer initialization.
		Experimenting with O(n)->O(1) reduction in the MIPS TLB lookup
		loop. Seems to work both for R3000 and non-R3000.
20061003	Continuing a little on SH emulation (adding more control
		registers; mini-cleanup of memory_sh.c).
20061004	Beginning on a dev_rtc, a clock/timer device for the test
		machines; also adding a demo, and some documentation.
		Fixing a bug in SH "mov.w @(disp,pc),Rn" (the result wasn't
		sign-extended), and adding the addc and ldtlb instructions.
20061005	Contining on SH emulation: virtual to physical address
		translation, and a skeleton exception mechanism.
20061006	Adding more SH instructions (various loads and stores, rte,
		negc, muls.w, various privileged register-move instructions).
20061007	More SH instructions: various move instructions, trapa, div0s,
		float, fdiv, ftrc.
		Continuing on dev_rtc; removing the rtc demo.
20061008	Adding a dummy Dreamcast PROM module. (Homebrew Dreamcast
		programs using KOS libs need this.)
		Adding more SH instructions: "stc vbr,rn", rotl, rotr, fsca,
		fmul, fadd, various floating-point moves, etc. A 256-byte
		demo for Dreamcast runs :-)
20061012	Adding the SH "lds Rm,pr" and bsr instructions.
20061013	More SH instructions: "sts fpscr,rn", tas.b, and some more
		floating point instructions, cmp/str, and more moves.
		Adding a dummy dev_pvr (Dreamcast graphics controller).
20061014	Generalizing the expression evaluator (used in the built-in
		debugger) to support parentheses and +-*/%^&|.
20061015	Removing the experimental tlb index hint code in
		mips_memory_v2p.c, since it didn't really have any effect.
20061017	Minor SH updates; adding the "sts pr,Rn", fcmp/gt, fneg,
		frchg, and some other instructions. Fixing missing sign-
		extension in an 8-bit load instruction.
20061019	Adding a simple dev_dreamcast_rtc.
		Implementing memory-mapped access to the SH ITLB/UTLB arrays.
20061021	Continuing on various SH and Dreamcast things: sh4 timers,
		debug messages for dev_pvr, fixing some virtual address
		translation bugs, adding the bsrf instruction.
		The NetBSD/dreamcast GENERIC_MD kernel now reaches userland :)
		Adding a dummy dev_dreamcast_asic.c (not really useful yet).
		Implementing simple support for Store Queues.
		Beginning on the PVR Tile Accelerator.
20061022	Generalizing the PVR framebuffer to support off-screen drawing,
		multiple bit-depths, etc. (A small speed penalty, but most
		likely worth it.)
		Adding more SH instructions (mulu.w, fcmp/eq, fsub, fmac,
		fschg, and some more); correcting bugs in "fsca" and "float".
20061024	Adding the SH ftrv (matrix * vector) instruction. Marcus
		Comstedt's "tatest" example runs :) (wireframe only).
		Correcting disassembly for SH floating point instructions that
		use the xd* registers.
		Adding the SH fsts instruction.
		In memory_device_dyntrans_access(), only the currently used
		range is now invalidated, and not the entire device range.
20061025	Adding a dummy AVR32 cpu mode skeleton.
20061026	Various Dreamcast updates; beginning on a Maple bus controller.
20061027	Continuing on the Maple bus. A bogus Controller, Keyboard, and
		Mouse can now be detected by NetBSD and KOS homebrew programs.
		Cleaning up the SH4 Timer Management Unit, and beginning on
		SH4 interrupts.
		Implementing the Dreamcast SYSASIC.
20061028	Continuing on the SYSASIC.
		Adding the SH fsqrt instruction.
		memory_sh.c now actually scans the ITLB.
		Fixing a bug in dev_sh4.c, related to associative writes into
		the memory-mapped UTLB array. NetBSD/dreamcast now reaches
		userland stably, and prints the "Terminal type?" message :-]
		Implementing enough of the Dreamcast keyboard to make NetBSD
		accept it for input.
		Enabling SuperH for stable (non-development) builds.
		Adding NetBSD/dreamcast to the documentation, although it
		doesn't support root-on-nfs yet.
20061029	Changing usleep(1) calls in the debugger to to usleep(10000)
		(according to Brian Foley, this makes GXemul run better on
		MacOS X).
		Making the Maple "Controller" do something (enough to barely
		interact with dcircus.elf).
20061030-31	Some progress on the PVR. More test programs start running (but
		with strange output).
		Various other SH4-related updates.
20061102	Various Dreamcast and SH4 updates; more KOS demos run now.
20061104	Adding a skeleton dev_mb8696x.c (the Dreamcast's LAN adapter).
20061105	Continuing on the MB8696x; NetBSD/dreamcast detects it as mbe0.
		Testing for the release.

==============  RELEASE 0.4.3  ==============


1 dpavlin 14 /*
2 dpavlin 24 * Copyright (C) 2005-2006 Anders Gavare. All rights reserved.
3 dpavlin 14 *
4     * Redistribution and use in source and binary forms, with or without
5     * modification, are permitted provided that the following conditions are met:
6     *
7     * 1. Redistributions of source code must retain the above copyright
8     * notice, this list of conditions and the following disclaimer.
9     * 2. Redistributions in binary form must reproduce the above copyright
10     * notice, this list of conditions and the following disclaimer in the
11     * documentation and/or other materials provided with the distribution.
12     * 3. The name of the author may not be used to endorse or promote products
13     * derived from this software without specific prior written permission.
14     *
15     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25     * SUCH DAMAGE.
26     *
27     *
28 dpavlin 32 * $Id: memory_arm.c,v 1.37 2006/09/30 05:57:07 debug Exp $
29 dpavlin 14 *
30     *
31 dpavlin 18 * TODO/NOTE: The B and/or C bits could also cause the return value to
32     * be MEMORY_NOT_FULL_PAGE, to make sure it doesn't get entered into the
33     * translation arrays. TODO: Find out if this is a good thing to do.
34 dpavlin 14 */
35    
36     #include <stdio.h>
37     #include <stdlib.h>
38     #include <string.h>
39    
40 dpavlin 22 #include "arm_cpu_types.h"
41 dpavlin 14 #include "cpu.h"
42     #include "memory.h"
43     #include "misc.h"
44    
45     #include "armreg.h"
46    
47     extern int quiet_mode;
48    
49    
50     /*
51 dpavlin 26 * arm_translate_v2p():
52 dpavlin 18 *
53 dpavlin 26 * Address translation with the MMU disabled. (Just treat the virtual address
54     * as a physical address.)
55 dpavlin 18 */
56 dpavlin 26 int arm_translate_v2p(struct cpu *cpu, uint64_t vaddr64,
57     uint64_t *return_paddr, int flags)
58 dpavlin 18 {
59 dpavlin 26 *return_paddr = vaddr64 & 0xffffffff;
60    
61 dpavlin 18 return 2;
62     }
63    
64    
65     /*
66 dpavlin 14 * arm_check_access():
67     *
68     * Helper function. Returns 0 for no access, 1 for read-only, and 2 for
69     * read/write.
70     */
71     static int arm_check_access(struct cpu *cpu, int ap, int dav, int user)
72     {
73     int s, r;
74    
75     switch (dav) {
76     case 0: /* No access at all. */
77     return 0;
78     case 1: /* Normal access check. */
79     break;
80     case 2: fatal("arm_check_access(): 1 shouldn't be used\n");
81     exit(1);
82     case 3: /* Anything is allowed. */
83     return 2;
84     }
85    
86     switch (ap) {
87     case 0: s = (cpu->cd.arm.control & ARM_CONTROL_S)? 1 : 0;
88     r = (cpu->cd.arm.control & ARM_CONTROL_R)? 2 : 0;
89     switch (s + r) {
90     case 0: return 0;
91     case 1: return user? 0 : 1;
92     case 2: return 1;
93     }
94     fatal("arm_check_access: UNPREDICTABLE s+r value!\n");
95     return 0;
96     case 1: return user? 0 : 2;
97     case 2: return user? 1 : 2;
98     }
99    
100     /* "case 3": */
101     return 2;
102     }
103    
104    
105     /*
106 dpavlin 26 * arm_translate_v2p_mmu():
107 dpavlin 14 *
108 dpavlin 32 * Don't call this function if userland_emul is non-NULL, or cpu is NULL.
109 dpavlin 14 *
110     * Return values:
111     * 0 Failure
112     * 1 Success, the page is readable only
113     * 2 Success, the page is read/write
114 dpavlin 18 *
115     * If this is a 1KB page access, then the return value is ORed with
116     * MEMORY_NOT_FULL_PAGE.
117 dpavlin 14 */
118 dpavlin 26 int arm_translate_v2p_mmu(struct cpu *cpu, uint64_t vaddr64,
119     uint64_t *return_paddr, int flags)
120 dpavlin 14 {
121 dpavlin 18 unsigned char *q;
122     uint32_t addr, d=0, d2 = (uint32_t)(int32_t)-1, ptba, vaddr = vaddr64;
123 dpavlin 14 int instr = flags & FLAG_INSTR;
124     int writeflag = (flags & FLAG_WRITEFLAG)? 1 : 0;
125     int useraccess = flags & MEMORY_USER_ACCESS;
126     int no_exceptions = flags & FLAG_NOEXCEPTIONS;
127     int user = (cpu->cd.arm.cpsr & ARM_FLAG_MODE) == ARM_MODE_USR32;
128     int domain, dav, ap0,ap1,ap2,ap3, ap = 0, access = 0;
129     int fs = 2; /* fault status (2 = terminal exception) */
130 dpavlin 18 int subpage = 0;
131 dpavlin 14
132     if (useraccess)
133     user = 1;
134    
135 dpavlin 18 addr = ((vaddr & 0xfff00000ULL) >> 18);
136    
137     if (cpu->cd.arm.translation_table == NULL ||
138     cpu->cd.arm.ttb != cpu->cd.arm.last_ttb) {
139     cpu->cd.arm.translation_table = memory_paddr_to_hostaddr(
140     cpu->mem, cpu->cd.arm.ttb & 0x0fffffff, 0);
141     cpu->cd.arm.last_ttb = cpu->cd.arm.ttb;
142 dpavlin 14 }
143    
144 dpavlin 18 if (cpu->cd.arm.translation_table != NULL) {
145     d = *(uint32_t *)(cpu->cd.arm.translation_table + addr);
146     #ifdef HOST_LITTLE_ENDIAN
147     if (cpu->byte_order == EMUL_BIG_ENDIAN)
148     #else
149     if (cpu->byte_order == EMUL_LITTLE_ENDIAN)
150     #endif
151     d = ((d & 0xff) << 24) | ((d & 0xff00) << 8) |
152     ((d & 0xff0000) >> 8) | ((d & 0xff000000) >> 24);
153     }
154 dpavlin 14
155     /* Get the domain from the descriptor, and the Domain Access Value: */
156     domain = (d >> 5) & 15;
157     dav = (cpu->cd.arm.dacr >> (domain * 2)) & 3;
158    
159     switch (d & 3) {
160    
161 dpavlin 18 case 0: domain = 0;
162 dpavlin 14 fs = FAULT_TRANS_S;
163     goto exception_return;
164    
165     case 1: /* Course Pagetable: */
166 dpavlin 18 if (dav == 0) {
167     fs = FAULT_DOMAIN_P;
168     goto exception_return;
169     }
170 dpavlin 14 ptba = d & 0xfffffc00;
171     addr = ptba + ((vaddr & 0x000ff000) >> 10);
172 dpavlin 18
173     q = memory_paddr_to_hostaddr(cpu->mem, addr & 0x0fffffff, 0);
174     if (q == NULL) {
175     printf("arm memory blah blah adfh asfg asdgasdg\n");
176 dpavlin 14 exit(1);
177     }
178 dpavlin 28 d2 = *(uint32_t *)(q);
179 dpavlin 18 #ifdef HOST_LITTLE_ENDIAN
180     if (cpu->byte_order == EMUL_BIG_ENDIAN)
181     #else
182 dpavlin 14 if (cpu->byte_order == EMUL_LITTLE_ENDIAN)
183 dpavlin 18 #endif
184     d2 = ((d2 & 0xff) << 24) | ((d2 & 0xff00) << 8) |
185     ((d2 & 0xff0000) >> 8) | ((d2 & 0xff000000) >> 24);
186 dpavlin 14
187     switch (d2 & 3) {
188     case 0: fs = FAULT_TRANS_P;
189     goto exception_return;
190     case 1: /* 16KB page: */
191     ap = (d2 >> 4) & 255;
192     switch (vaddr & 0x0000c000) {
193     case 0x4000: ap >>= 2; break;
194     case 0x8000: ap >>= 4; break;
195     case 0xc000: ap >>= 6; break;
196     }
197     ap &= 3;
198 dpavlin 26 *return_paddr = (d2 & 0xffff0000)|(vaddr & 0x0000ffff);
199 dpavlin 14 break;
200 dpavlin 22 case 3: if (cpu->cd.arm.cpu_type.flags & ARM_XSCALE) {
201     /* 4KB page (Xscale) */
202     subpage = 0;
203     } else {
204     /* 1KB page */
205     subpage = 1;
206     ap = (d2 >> 4) & 3;
207 dpavlin 26 *return_paddr = (d2 & 0xfffffc00) |
208 dpavlin 22 (vaddr & 0x000003ff);
209     break;
210 dpavlin 20 }
211 dpavlin 22 /* NOTE: Fall-through for XScale! */
212 dpavlin 14 case 2: /* 4KB page: */
213     ap3 = (d2 >> 10) & 3;
214     ap2 = (d2 >> 8) & 3;
215     ap1 = (d2 >> 6) & 3;
216     ap0 = (d2 >> 4) & 3;
217     switch (vaddr & 0x00000c00) {
218     case 0x000: ap = ap0; break;
219     case 0x400: ap = ap1; break;
220     case 0x800: ap = ap2; break;
221     default: ap = ap3;
222     }
223 dpavlin 22 /* NOTE: Ugly hack for XScale: */
224     if ((d2 & 3) == 3) {
225     /* Treated as 4KB page: */
226 dpavlin 20 ap = ap0;
227 dpavlin 22 } else {
228     if (ap0 != ap1 || ap0 != ap2 || ap0 != ap3)
229     subpage = 1;
230     }
231 dpavlin 26 *return_paddr = (d2 & 0xfffff000)|(vaddr & 0x00000fff);
232 dpavlin 14 break;
233     }
234     access = arm_check_access(cpu, ap, dav, user);
235     if (access > writeflag)
236 dpavlin 18 return access | (subpage? MEMORY_NOT_FULL_PAGE : 0);
237 dpavlin 14 fs = FAULT_PERM_P;
238     goto exception_return;
239    
240     case 2: /* Section descriptor: */
241     if (dav == 0) {
242     fs = FAULT_DOMAIN_S;
243     goto exception_return;
244     }
245 dpavlin 26 *return_paddr = (d & 0xfff00000) | (vaddr & 0x000fffff);
246 dpavlin 14 ap = (d >> 10) & 3;
247     access = arm_check_access(cpu, ap, dav, user);
248     if (access > writeflag)
249     return access;
250     fs = FAULT_PERM_S;
251     goto exception_return;
252    
253     default:fatal("TODO: descriptor for vaddr 0x%08x: 0x%08x ("
254     "unimplemented type %i)\n", vaddr, d, d&3);
255     exit(1);
256     }
257    
258     exception_return:
259     if (no_exceptions)
260     return 0;
261    
262     if (!quiet_mode) {
263     fatal("{ arm memory fault: vaddr=0x%08x domain=%i dav=%i ap=%i "
264     "access=%i user=%i", (int)vaddr, domain, dav, ap,
265     access, user);
266 dpavlin 22 fatal(" d=0x%08x d2=0x%08x pc=0x%08x }\n", d, d2, (int)cpu->pc);
267 dpavlin 14 }
268    
269     if (instr)
270     arm_exception(cpu, ARM_EXCEPTION_PREF_ABT);
271     else {
272     cpu->cd.arm.far = vaddr;
273     cpu->cd.arm.fsr = (domain << 4) | fs;
274     arm_exception(cpu, ARM_EXCEPTION_DATA_ABT);
275     }
276    
277     return 0;
278     }
279    

  ViewVC Help
Powered by ViewVC 1.1.26