/[gxemul]/trunk/src/cpus/generate_arm_loadstore.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/cpus/generate_arm_loadstore.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 34 - (show annotations)
Mon Oct 8 16:21:17 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 10118 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1480 2007/02/19 01:34:42 debug Exp $
20061029	Changing usleep(1) calls in the debugger to usleep(10000)
20061107	Adding a new disk image option (-d o...) which sets the ISO9660
		filesystem base offset; also making some other hacks to allow
		NetBSD/dreamcast and homebrew demos/games to boot directly
		from a filesystem image.
		Moving Dreamcast-specific stuff in the documentation to its
		own page (dreamcast.html).
		Adding a border to the Dreamcast PVR framebuffer.
20061108	Adding a -T command line option (again?), for halting the
		emulator on unimplemented memory accesses.
20061109	Continuing on various SH4 and Dreamcast related things.
		The emulator should now halt on more unimplemented device
		accesses, instead of just printing a warning, forcing me to
		actually implement missing stuff :)
20061111	Continuing on SH4 and Dreamcast stuff.
		Adding a bogus Landisk (SH4) machine mode.
20061112	Implementing some parts of the Dreamcast GDROM device. With
		some ugly hacks, NetBSD can (barely) mount an ISO image.
20061113	NetBSD/dreamcast now starts booting from the Live CD image,
		but crashes randomly quite early on in the boot process.
20061122	Beginning on a skeleton interrupt.h and interrupt.c for the
		new interrupt subsystem.
20061124	Continuing on the new interrupt system; taking the first steps
		to attempt to connect CPUs (SuperH and MIPS) and devices
		(dev_cons and SH4 timer interrupts) to it. Many things will
		probably break from now on.
20061125	Converting dev_ns16550, dev_8253 to the new interrupt system.
		Attempting to begin to convert the ISA bus.
20061130	Incorporating a patch from Brian Foley for the configure
		script, which checks for X11 libs in /usr/X11R6/lib64 (which
		is used on some Linux systems).
20061227	Adding a note in the man page about booting from Dreamcast
		CDROM images (i.e. that no external kernel is needed).
20061229	Continuing on the interrupt system rewrite: beginning to
		convert more devices, adding abort() calls for legacy interrupt
		system calls so that everything now _has_ to be rewritten!
		Almost all machine modes are now completely broken.
20061230	More progress on removing old interrupt code, mostly related
		to the ISA bus + devices, the LCA bus (on AlphaBook1), and
		the Footbridge bus (for CATS). And some minor PCI stuff.
		Connecting the ARM cpu to the new interrupt system.
		The CATS, NetWinder, and QEMU_MIPS machine modes now work with
		the new interrupt system :)
20061231	Connecting PowerPC CPUs to the new interrupt system.
		Making PReP machines (IBM 6050) work again.
		Beginning to convert the GT PCI controller (for e.g. Malta
		and Cobalt emulation). Some things work, but not everything.
		Updating Copyright notices for 2007.
20070101	Converting dev_kn02 from legacy style to devinit; the 3max
		machine mode now works with the new interrupt system :-]
20070105	Beginning to convert the SGI O2 machine to the new interrupt
		system; finally converting O2 (IP32) devices to devinit, etc.
20070106	Continuing on the interrupt system redesign/rewrite; KN01
		(PMAX), KN230, and Dreamcast ASIC interrupts should work again,
		moving out stuff from machine.h and devices.h into the
		corresponding devices, beginning the rewrite of i80321
		interrupts, etc.
20070107	Beginning on the rewrite of Eagle interrupt stuff (PReP, etc).
20070117	Beginning the rewrite of Algor (V3) interrupts (finally
		changing dev_v3 into devinit style).
20070118	Removing the "bus" registry concept from machine.h, because
		it was practically meaningless.
		Continuing on the rewrite of Algor V3 ISA interrupts.
20070121	More work on Algor interrupts; they are now working again,
		well enough to run NetBSD/algor. :-)
20070122	Converting VR41xx (HPCmips) interrupts. NetBSD/hpcmips
		can be installed using the new interrupt system :-)
20070123	Making the testmips mode work with the new interrupt system.
20070127	Beginning to convert DEC5800 devices to devinit, and to the
		new interrupt system.
		Converting Playstation 2 devices to devinit, and converting
		the interrupt system. Also fixing a severe bug: the interrupt
		mask register on Playstation 2 is bitwise _toggled_ on writes.
20070128	Removing the dummy NetGear machine mode and the 8250 device
		(which was only used by the NetGear machine).
		Beginning to convert the MacPPC GC (Grand Central) interrupt
		controller to the new interrupt system.
		Converting Jazz interrupts (PICA61 etc.) to the new interrupt
		system. NetBSD/arc can be installed again :-)
		Fixing the JAZZ timer (hardcoding it at 100 Hz, works with
		NetBSD and it is better than a completely dummy timer as it
		was before).
		Converting dev_mp to the new interrupt system, although I
		haven't had time to actually test it yet.
		Completely removing src/machines/interrupts.c, cpu_interrupt
		and cpu_interrupt_ack in src/cpu.c, and
		src/include/machine_interrupts.h! Adding fatal error messages
		+ abort() in the few places that are left to fix.
		Converting dev_z8530 to the new interrupt system.
		FINALLY removing the md_int struct completely from the
		machine struct.
		SH4 fixes (adding a PADDR invalidation in the ITLB replacement
		code in memory_sh.c); the NetBSD/dreamcast LiveCD now runs
		all the way to the login prompt, and can be interacted with :-)
		Converting the CPC700 controller (PCI and interrupt controller
		for PM/PPC) to the new interrupt system.
20070129	Fixing MACE ISA interrupts (SGI IP32 emulation). Both NetBSD/
		sgimips' and OpenBSD/sgi's ramdisk kernels can now be
		interacted with again.
20070130	Moving out the MIPS multi_lw and _sw instruction combinations
		so that they are auto-generated at compile time instead.
20070131	Adding detection of amd64/x86_64 hosts in the configure script,
		for doing initial experiments (again :-) with native code
		generation.
		Adding a -k command line option to set the size of the dyntrans
		cache, and a -B command line option to disable native code
		generation, even if GXemul was compiled with support for
		native code generation for the specific host CPU architecture.
20070201	Experimenting with a skeleton for native code generation.
		Changing the default behaviour, so that native code generation
		is now disabled by default, and has to be enabled by using
		-b on the command line.
20070202	Continuing the native code generation experiments.
		Making PCI interrupts work for Footbridge again.
20070203	More native code generation experiments.
		Removing most of the native code generation experimental code,
		it does not make sense to include any quick hacks like this.
		Minor cleanup/removal of some more legacy MIPS interrupt code.
20070204	Making i80321 interrupts work again (for NetBSD/evbarm etc.),
		and fixing the timer at 100 Hz.
20070206	Experimenting with removing the wdc interrupt slowness hack.
20070207	Lowering the number of dyntrans TLB entries for MIPS from
		192 to 128, resulting in a minor speed improvement.
		Minor optimization to the code invalidation routine in
		cpu_dyntrans.c.
20070208	Increasing (experimentally) the nr of dyntrans instructions per
		loop from 60 to 120.
20070210	Commenting out (experimentally) the dyntrans_device_danger
		detection in memory_rw.c.
		Changing the testmips and baremips machines to use a revision 2
		MIPS64 CPU by default, instead of revision 1.
		Removing the dummy i960, IA64, x86, AVR32, and HP PA-RISC
		files, the PC bios emulation, and the Olivetti M700 (ARC) and
		db64360 emulation modes.
20070211	Adding an "mp" demo to the demos directory, which tests the
		SMP functionality of the testmips machine.
		Fixing PReP interrupts some more. NetBSD/prep now boots again.
20070216	Adding a "nop workaround" for booting Mach/PMAX to the
		documentation; thanks to Artur Bujdoso for the values.
		Converting more of the MacPPC interrupt stuff to the new
		system.
		Beginning to convert BeBox interrupts to the new system.
		PPC603e should NOT have the PPC_NO_DEC flag! Removing it.
		Correcting BeBox clock speed (it was set to 100 in the NetBSD
		bootinfo block, but should be 33000000/4), allowing NetBSD
		to start without using the (incorrect) PPC_NO_DEC hack.
20070217	Implementing (slow) AltiVec vector loads and stores, allowing
		NetBSD/macppc to finally boot using the GENERIC kernel :-)
		Updating the documentation with install instructions for
		NetBSD/macppc.
20070218-19	Regression testing for the release.

==============  RELEASE 0.4.4  ==============


1 /*
2 * Copyright (C) 2005-2007 Anders Gavare. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * 3. The name of the author may not be used to endorse or promote products
13 * derived from this software without specific prior written permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 *
27 *
28 * $Id: generate_arm_loadstore.c,v 1.7 2006/12/30 13:30:56 debug Exp $
29 */
30
31 #include <stdio.h>
32
33 char *cond[16] = {
34 "eq", "ne", "cs", "cc", "mi", "pl", "vs", "vc",
35 "hi", "ls", "ge", "lt", "gt", "le", "", "" };
36
37 int main(int argc, char *argv[])
38 {
39 int l, b, w, h, s, u, p, reg, c, n;
40
41 printf("\n/* AUTOMATICALLY GENERATED! Do not edit. */\n\n");
42 printf("#include <stdio.h>\n#include <stdlib.h>\n"
43 "#include \"cpu.h\"\n"
44 "#include \"machine.h\"\n"
45 "#include \"memory.h\"\n"
46 "#include \"misc.h\"\n"
47 "#define DYNTRANS_PC_TO_POINTERS arm_pc_to_pointers\n"
48 "#include \"quick_pc_to_pointers.h\"\n"
49 "#define reg(x) (*((uint32_t *)(x)))\n");
50 printf("extern void arm_instr_nop(struct cpu *, "
51 "struct arm_instr_call *);\n");
52 printf("extern void arm_instr_invalid(struct cpu *, "
53 "struct arm_instr_call *);\n");
54 printf("extern void arm_pc_to_pointers(struct cpu *);\n");
55
56 for (reg=0; reg<=1; reg++)
57 for (p=0; p<=1; p++)
58 for (u=0; u<=1; u++)
59 for (b=0; b<=1; b++)
60 for (w=0; w<=1; w++)
61 for (l=0; l<=1; l++) {
62 printf("#define A__NAME__general arm_instr_%s_"
63 "%s_%s_%s_%s_%s__general\n",
64 l?"load":"store", w? "w1" : "w0",
65 b? "byte" : "word", u? "u1" : "u0",
66 p? "p1" : "p0", reg? "reg" : "imm");
67
68 printf("#define A__NAME arm_instr_%s_%s_%s_%s_%s_%s\n",
69 l? "load" : "store", w? "w1" : "w0",
70 b? "byte" : "word", u? "u1" : "u0",
71 p? "p1" : "p0", reg? "reg" : "imm");
72 for (c=0; c<14; c++)
73 printf("#define A__NAME__%s arm_instr_%s_"
74 "%s_%s_%s_%s_%s__%s\n",
75 cond[c], l?"load":"store", w? "w1" : "w0",
76 b? "byte" : "word", u? "u1" : "u0",
77 p? "p1" : "p0", reg? "reg" : "imm",cond[c]);
78
79 printf("#define A__NAME_PC arm_instr_%s_%s_%s_%s_"
80 "%s_%s_pc\n", l? "load" : "store", w? "w1" : "w0",
81 b? "byte" : "word", u? "u1" : "u0",
82 p? "p1" : "p0", reg? "reg" : "imm");
83 for (c=0; c<14; c++)
84 printf("#define A__NAME_PC__%s arm_instr_%s_"
85 "%s_%s_%s_%s_%s_pc__%s\n",
86 cond[c], l?"load":"store", w? "w1" : "w0",
87 b? "byte" : "word", u? "u1" : "u0",
88 p? "p1" : "p0", reg? "reg" : "imm",cond[c]);
89
90 if (l) printf("#define A__L\n");
91 if (w) printf("#define A__W\n");
92 if (b) printf("#define A__B\n");
93 if (u) printf("#define A__U\n");
94 if (p) printf("#define A__P\n");
95 if (reg)printf("#define A__REG\n");
96 printf("#include \"cpu_arm_instr_loadstore.c\"\n");
97 if (l) printf("#undef A__L\n");
98 if (w) printf("#undef A__W\n");
99 if (b) printf("#undef A__B\n");
100 if (u) printf("#undef A__U\n");
101 if (p) printf("#undef A__P\n");
102 if (reg)printf("#undef A__REG\n");
103 for (c=0; c<14; c++)
104 printf("#undef A__NAME__%s\n", cond[c]);
105 for (c=0; c<14; c++)
106 printf("#undef A__NAME_PC__%s\n", cond[c]);
107 printf("#undef A__NAME__general\n");
108 printf("#undef A__NAME_PC\n");
109 printf("#undef A__NAME\n");
110 }
111
112 printf("\n\tvoid (*arm_load_store_instr[1024])(struct cpu *,\n"
113 "\t\tstruct arm_instr_call *) = {\n");
114 n = 0;
115 for (reg=0; reg<=1; reg++)
116 for (p=0; p<=1; p++)
117 for (u=0; u<=1; u++)
118 for (b=0; b<=1; b++)
119 for (w=0; w<=1; w++)
120 for (l=0; l<=1; l++)
121 for (c=0; c<16; c++) {
122 if (c == 15)
123 printf("\tarm_instr_nop");
124 else
125 printf("\tarm_instr_%s_%s_%s_%s_%s_%s%s%s",
126 l? "load" : "store",
127 w? "w1" : "w0",
128 b? "byte" : "word",
129 u? "u1" : "u0",
130 p? "p1" : "p0",
131 reg? "reg" : "imm",
132 c!=14? "__" : "", cond[c]);
133 n++;
134 if (n!=2*2*2*2*2*2*16)
135 printf(",");
136 printf("\n");
137 }
138
139 printf("};\n\n");
140
141 /* Load/store with the pc register: */
142 printf("\n\tvoid (*arm_load_store_instr_pc[1024])(struct cpu *,\n"
143 "\t\tstruct arm_instr_call *) = {\n");
144 n = 0;
145 for (reg=0; reg<=1; reg++)
146 for (p=0; p<=1; p++)
147 for (u=0; u<=1; u++)
148 for (b=0; b<=1; b++)
149 for (w=0; w<=1; w++)
150 for (l=0; l<=1; l++)
151 for (c=0; c<16; c++) {
152 if (c == 15)
153 printf("\tarm_instr_nop");
154 else
155 printf("\tarm_instr_%s_%s_%s_%s_%s_%s_pc%s%s",
156 l? "load" : "store",
157 w? "w1" : "w0",
158 b? "byte" : "word",
159 u? "u1" : "u0",
160 p? "p1" : "p0",
161 reg? "reg" : "imm",
162 c!=14? "__" : "", cond[c]);
163 n++;
164 if (n!=2*2*2*2*2*2*16)
165 printf(",");
166 printf("\n");
167 }
168
169 printf("};\n\n");
170
171
172
173 /* "Addressing mode 3": */
174
175 for (reg=0; reg<=1; reg++)
176 for (p=0; p<=1; p++)
177 for (u=0; u<=1; u++)
178 for (h=0; h<=1; h++)
179 for (w=0; w<=1; w++)
180 for (s=0; s<=1; s++)
181 for (l=0; l<=1; l++) {
182 if (s==0 && h==0)
183 continue;
184 /* l=0, s=1, h=0 means LDRD */
185 /* l=0, s=1, h=1 means STRD */
186
187 printf("#define A__NAME__general arm_instr_%s_"
188 "%s_%s_%s_%s_%s_%s__general\n",
189 l?"load":"store", w? "w1" : "w0",
190 s? "signed" : "unsigned",
191 h? "halfword" : "byte", u? "u1" : "u0",
192 p? "p1" : "p0", reg? "reg" : "imm");
193
194 printf("#define A__NAME arm_instr_%s_%s_%s_%s_"
195 "%s_%s_%s\n", l? "load" : "store", w? "w1" : "w0",
196 s? "signed" : "unsigned",
197 h? "halfword" : "byte", u? "u1" : "u0",
198 p? "p1" : "p0", reg? "reg" : "imm");
199 for (c=0; c<14; c++)
200 printf("#define A__NAME__%s arm_instr_%s_"
201 "%s_%s_%s_%s_%s_%s__%s\n",
202 cond[c], l?"load":"store", w? "w1" : "w0",
203 s? "signed" : "unsigned",
204 h? "halfword" : "byte", u? "u1" : "u0",
205 p? "p1" : "p0", reg? "reg" : "imm",cond[c]);
206
207 printf("#define A__NAME_PC arm_instr_%s_%s_%s_%s_%s_"
208 "%s_%s_pc\n", l? "load" : "store", w? "w1" : "w0",
209 s? "signed" : "unsigned",
210 h? "halfword" : "byte", u? "u1" : "u0",
211 p? "p1" : "p0", reg? "reg" : "imm");
212 for (c=0; c<14; c++)
213 printf("#define A__NAME_PC__%s arm_instr_%s_"
214 "%s_%s_%s_%s_%s_%s_pc__%s\n",
215 cond[c], l?"load":"store", w? "w1" : "w0",
216 s? "signed" : "unsigned",
217 h? "halfword" : "byte", u? "u1" : "u0",
218 p? "p1" : "p0", reg? "reg" : "imm",cond[c]);
219
220 if (s) printf("#define A__SIGNED\n");
221 if (l) printf("#define A__L\n");
222 if (w) printf("#define A__W\n");
223 if (h) printf("#define A__H\n");
224 else printf("#define A__B\n");
225 if (u) printf("#define A__U\n");
226 if (p) printf("#define A__P\n");
227 if (reg)printf("#define A__REG\n");
228 printf("#include \"cpu_arm_instr_loadstore.c\"\n");
229 if (s) printf("#undef A__SIGNED\n");
230 if (l) printf("#undef A__L\n");
231 if (w) printf("#undef A__W\n");
232 if (h) printf("#undef A__H\n");
233 else printf("#undef A__B\n");
234 if (u) printf("#undef A__U\n");
235 if (p) printf("#undef A__P\n");
236 if (reg)printf("#undef A__REG\n");
237 for (c=0; c<14; c++)
238 printf("#undef A__NAME__%s\n", cond[c]);
239 for (c=0; c<14; c++)
240 printf("#undef A__NAME_PC__%s\n", cond[c]);
241 printf("#undef A__NAME__general\n");
242 printf("#undef A__NAME_PC\n");
243 printf("#undef A__NAME\n");
244 }
245
246 printf("\n\tvoid (*arm_load_store_instr_3[2048])(struct cpu *,\n"
247 "\t\tstruct arm_instr_call *) = {\n");
248 n = 0;
249 for (reg=0; reg<=1; reg++)
250 for (p=0; p<=1; p++)
251 for (u=0; u<=1; u++)
252 for (h=0; h<=1; h++)
253 for (w=0; w<=1; w++)
254 for (s=0; s<=1; s++)
255 for (l=0; l<=1; l++)
256 for (c=0; c<16; c++) {
257 if (c == 15)
258 printf("\tarm_instr_nop");
259 else if (s==0 && h==0)
260 printf("\tarm_instr_invalid");
261 else
262 printf("\tarm_instr_%s_%s_%s_%s_%s_%s_%s%s%s",
263 l? "load" : "store",
264 w? "w1" : "w0",
265 s? "signed" : "unsigned",
266 h? "halfword" : "byte",
267 u? "u1" : "u0", p? "p1" : "p0",
268 reg? "reg" : "imm",
269 c!=14? "__" : "", cond[c]);
270 n++;
271 if (n!=2*2*2*2*2*2*2*16)
272 printf(",");
273 printf("\n");
274 }
275
276 printf("};\n\n");
277
278 /* Load/store with the pc register: */
279 printf("\n\tvoid (*arm_load_store_instr_3_pc[2048])(struct cpu *,\n"
280 "\t\tstruct arm_instr_call *) = {\n");
281 n = 0;
282 for (reg=0; reg<=1; reg++)
283 for (p=0; p<=1; p++)
284 for (u=0; u<=1; u++)
285 for (h=0; h<=1; h++)
286 for (w=0; w<=1; w++)
287 for (s=0; s<=1; s++)
288 for (l=0; l<=1; l++)
289 for (c=0; c<16; c++) {
290 if (c == 15)
291 printf("\tarm_instr_nop");
292 else if (s==0 && h==0)
293 printf("\tarm_instr_invalid");
294 else
295 printf("\tarm_instr_%s_%s_%s_%s_%s_%s_"
296 "%s_pc%s%s", l? "load" : "store",
297 w? "w1" : "w0",
298 s? "signed" : "unsigned",
299 h? "halfword" : "byte",
300 u? "u1" : "u0", p? "p1" : "p0",
301 reg? "reg" : "imm",
302 c!=14? "__" : "", cond[c]);
303 n++;
304 if (n!=2*2*2*2*2*2*2*16)
305 printf(",");
306 printf("\n");
307 }
308
309 printf("};\n\n");
310
311
312 return 0;
313 }
314

  ViewVC Help
Powered by ViewVC 1.1.26