/[gxemul]/trunk/src/cpus/cpu_sparc.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/cpus/cpu_sparc.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 18 - (show annotations)
Mon Oct 8 16:19:11 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 6297 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1004 2005/10/27 14:01:10 debug Exp $
20051011        Passing -A as the default boot arg for CATS (works fine with
                OpenBSD/cats).
20051012	Fixing the VGA cursor offset bug, and speeding up framebuffer
		redraws if character cells contain the same thing as during
		the last redraw.
20051013	Adding a slow strd ARM instruction hack.
20051017	Minor updates: Adding a dummy i80321 Verde controller (for
		XScale emulation), fixing the disassembly of the ARM "ldrd"
		instruction, adding "support" for less-than-4KB pages for ARM
		(by not adding them to translation tables).
20051020	Continuing on some HPCarm stuff. A NetBSD/hpcarm kernel prints
		some boot messages on an emulated Jornada 720.
		Making dev_ram work better with dyntrans (speeds up some things
		quite a bit).
20051021	Automatically generating some of the most common ARM load/store
		multiple instructions.
20051022	Better statistics gathering for the ARM load/store multiple.
		Various other dyntrans and device updates.
20051023	Various minor updates.
20051024	Continuing; minor device and dyntrans fine-tuning. Adding the
		first "reasonable" instruction combination hacks for ARM (the
		cores of NetBSD/cats' memset and memcpy).
20051025	Fixing a dyntrans-related bug in dev_vga. Also changing the
		dyntrans low/high access notification to only be updated on
		writes, not reads. Hopefully it will be enough. (dev_vga in
		charcell mode now seems to work correctly with both reads and
		writes.)
		Experimenting with gathering dyntrans statistics (which parts
		of emulated RAM that are actually executed), and adding
		instruction combination hacks for cache cleaning and a part of
		NetBSD's scanc() function.
20051026	Adding a bitmap for ARM emulation which indicates if a page is
		(specifically) user accessible; loads and stores with the t-
		flag set can now use the translation arrays, which results in
		a measurable speedup.
20051027	Dyntrans updates; adding an extra bitmap array for 32-bit
		emulation modes, speeding up the check whether a physical page
		has any code translations or not (O(n) -> O(1)). Doing a
		similar reduction of O(n) to O(1) by avoiding the scan through
		the translation entries on a translation update (32-bit mode
		only).
		Various other minor hacks.
20051029	Quick release, without any testing at all.

==============  RELEASE 0.3.6.2  ==============


1 /*
2 * Copyright (C) 2005 Anders Gavare. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * 3. The name of the author may not be used to endorse or promote products
13 * derived from this software without specific prior written permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 *
27 *
28 * $Id: cpu_sparc.c,v 1.2 2005/10/22 17:24:21 debug Exp $
29 *
30 * SPARC CPU emulation.
31 */
32
33 #include <stdio.h>
34 #include <stdlib.h>
35 #include <string.h>
36 #include <ctype.h>
37
38 #include "cpu.h"
39 #include "machine.h"
40 #include "memory.h"
41 #include "misc.h"
42 #include "symbol.h"
43
44 #define DYNTRANS_DUALMODE_32
45 /* #define DYNTRANS_32 */
46 #include "tmp_sparc_head.c"
47
48
49 /*
50 * sparc_cpu_new():
51 *
52 * Create a new SPARC cpu object.
53 *
54 * Returns 1 on success, 0 if there was no matching SPARC processor with
55 * this cpu_type_name.
56 */
57 int sparc_cpu_new(struct cpu *cpu, struct memory *mem, struct machine *machine,
58 int cpu_id, char *cpu_type_name)
59 {
60 if (strcasecmp(cpu_type_name, "SPARCv9") != 0)
61 return 0;
62
63 cpu->memory_rw = sparc_memory_rw;
64 cpu->update_translation_table = sparc_update_translation_table;
65 cpu->invalidate_translation_caches =
66 sparc_invalidate_translation_caches;
67 cpu->invalidate_code_translation =
68 sparc_invalidate_code_translation;
69
70 cpu->byte_order = EMUL_BIG_ENDIAN;
71 cpu->is_32bit = 0;
72
73 /* Only show name and caches etc for CPU nr 0 (in SMP machines): */
74 if (cpu_id == 0) {
75 debug("%s", cpu->name);
76 }
77
78 return 1;
79 }
80
81
82 /*
83 * sparc_cpu_list_available_types():
84 *
85 * Print a list of available SPARC CPU types.
86 */
87 void sparc_cpu_list_available_types(void)
88 {
89 debug("SPARCv9\n");
90 /* TODO */
91 }
92
93
94 /*
95 * sparc_cpu_dumpinfo():
96 */
97 void sparc_cpu_dumpinfo(struct cpu *cpu)
98 {
99 debug("\n");
100 /* TODO */
101 }
102
103
104 /*
105 * sparc_cpu_register_dump():
106 *
107 * Dump cpu registers in a relatively readable format.
108 *
109 * gprs: set to non-zero to dump GPRs and some special-purpose registers.
110 * coprocs: set bit 0..3 to dump registers in coproc 0..3.
111 */
112 void sparc_cpu_register_dump(struct cpu *cpu, int gprs, int coprocs)
113 {
114 char *symbol;
115 uint64_t offset, tmp;
116 int i, x = cpu->cpu_id;
117 int bits32 = 0;
118
119 if (gprs) {
120 /* Special registers (pc, ...) first: */
121 symbol = get_symbol_name(&cpu->machine->symbol_context,
122 cpu->pc, &offset);
123
124 debug("cpu%i: pc = 0x", x);
125 if (bits32)
126 debug("%08x", (int)cpu->pc);
127 else
128 debug("%016llx", (long long)cpu->pc);
129 debug(" <%s>\n", symbol != NULL? symbol : " no symbol ");
130
131 /* TODO */
132 }
133 }
134
135
136 /*
137 * sparc_cpu_register_match():
138 */
139 void sparc_cpu_register_match(struct machine *m, char *name,
140 int writeflag, uint64_t *valuep, int *match_register)
141 {
142 int cpunr = 0;
143
144 /* CPU number: */
145
146 /* TODO */
147
148 /* Register name: */
149 if (strcasecmp(name, "pc") == 0) {
150 if (writeflag) {
151 m->cpus[cpunr]->pc = *valuep;
152 } else
153 *valuep = m->cpus[cpunr]->pc;
154 *match_register = 1;
155 }
156 }
157
158
159 /*
160 * sparc_cpu_show_full_statistics():
161 *
162 * Show detailed statistics on opcode usage on each cpu.
163 */
164 void sparc_cpu_show_full_statistics(struct machine *m)
165 {
166 fatal("sparc_cpu_show_full_statistics(): TODO\n");
167 }
168
169
170 /*
171 * sparc_cpu_tlbdump():
172 *
173 * Called from the debugger to dump the TLB in a readable format.
174 * x is the cpu number to dump, or -1 to dump all CPUs.
175 *
176 * If rawflag is nonzero, then the TLB contents isn't formated nicely,
177 * just dumped.
178 */
179 void sparc_cpu_tlbdump(struct machine *m, int x, int rawflag)
180 {
181 fatal("sparc_cpu_tlbdump(): TODO\n");
182 }
183
184
185 /*
186 * sparc_cpu_interrupt():
187 */
188 int sparc_cpu_interrupt(struct cpu *cpu, uint64_t irq_nr)
189 {
190 fatal("sparc_cpu_interrupt(): TODO\n");
191 return 0;
192 }
193
194
195 /*
196 * sparc_cpu_interrupt_ack():
197 */
198 int sparc_cpu_interrupt_ack(struct cpu *cpu, uint64_t irq_nr)
199 {
200 /* fatal("sparc_cpu_interrupt_ack(): TODO\n"); */
201 return 0;
202 }
203
204
205 /*
206 * sparc_cpu_disassemble_instr():
207 *
208 * Convert an instruction word into human readable format, for instruction
209 * tracing.
210 *
211 * If running is 1, cpu->pc should be the address of the instruction.
212 *
213 * If running is 0, things that depend on the runtime environment (eg.
214 * register contents) will not be shown, and addr will be used instead of
215 * cpu->pc for relative addresses.
216 */
217 int sparc_cpu_disassemble_instr(struct cpu *cpu, unsigned char *instr,
218 int running, uint64_t dumpaddr, int bintrans)
219 {
220 uint64_t offset, addr;
221 uint32_t iword;
222 int hi6;
223 char *symbol, *mnem = "ERROR";
224
225 if (running)
226 dumpaddr = cpu->pc;
227
228 symbol = get_symbol_name(&cpu->machine->symbol_context,
229 dumpaddr, &offset);
230 if (symbol != NULL && offset==0)
231 debug("<%s>\n", symbol);
232
233 if (cpu->machine->ncpus > 1 && running)
234 debug("cpu%i: ", cpu->cpu_id);
235
236 /* if (cpu->cd.sparc.bits == 32)
237 debug("%08x", (int)dumpaddr);
238 else
239 */ debug("%016llx", (long long)dumpaddr);
240
241 iword = (instr[0] << 24) + (instr[1] << 16) + (instr[2] << 8)
242 + instr[3];
243
244 debug(": %08x\t", iword);
245
246 /*
247 * Decode the instruction:
248 */
249
250 hi6 = iword >> 26;
251
252 switch (hi6) {
253 default:
254 /* TODO */
255 debug("unimplemented hi6 = 0x%02x", hi6);
256 }
257
258 debug("\n");
259 return sizeof(iword);
260 }
261
262
263 #include "tmp_sparc_tail.c"
264

  ViewVC Help
Powered by ViewVC 1.1.26