/[gxemul]/trunk/src/cpus/cpu_avr32.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/cpus/cpu_avr32.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 32 - (hide annotations)
Mon Oct 8 16:20:58 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 11659 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1421 2006/11/06 05:32:37 debug Exp $
20060816	Adding a framework for emulated/virtual timers (src/timer.c),
		using only setitimer().
		Rewriting the mc146818 to use the new timer framework.
20060817	Adding a call to gettimeofday() every now and then (once every
		second, at the moment) to resynch the timer if it drifts.
		Beginning to convert the ISA timer interrupt mechanism (8253
		and 8259) to use the new timer framework.
		Removing the -I command line option.
20060819	Adding the -I command line option again, with new semantics.
		Working on Footbridge timer interrupts; NetBSD/NetWinder and
		NetBSD/CATS now run at correct speed, but unfortunately with
		HUGE delays during bootup.
20060821	Some minor m68k updates. Adding the first instruction: nop. :)
		Minor Alpha emulation updates.
20060822	Adding a FreeBSD development specific YAMON environment
		variable ("khz") (as suggested by Bruce M. Simpson).
		Moving YAMON environment variable initialization from
		machine_evbmips.c into promemul/yamon.c, and adding some more
		variables.
		Continuing on the LCA PCI bus controller (for Alpha machines).
20060823	Continuing on the timer stuff: experimenting with MIPS count/
		compare interrupts connected to the timer framework.
20060825	Adding bogus SCSI commands 0x51 (SCSICDROM_READ_DISCINFO) and
		0x52 (SCSICDROM_READ_TRACKINFO) to the SCSI emulation layer,
		to allow NetBSD/pmax 4.0_BETA to be installed from CDROM.
		Minor updates to the LCA PCI controller.
20060827	Implementing a CHIP8 cpu mode, and a corresponding CHIP8
		machine, for fun. Disassembly support for all instructions,
		and most of the common instructions have been implemented: mvi,
		mov_imm, add_imm, jmp, rand, cls, sprite, skeq_imm, jsr,
		skne_imm, bcd, rts, ldr, str, mov, or, and, xor, add, sub,
		font, ssound, sdelay, gdelay, bogus skup/skpr, skeq, skne.
20060828	Beginning to convert the CHIP8 cpu in the CHIP8 machine to a
		(more correct) RCA 180x cpu. (Disassembly for all 1802
		instructions has been implemented, but no execution yet, and
		no 1805 extended instructions.)
20060829	Minor Alpha emulation updates.
20060830	Beginning to experiment a little with PCI IDE for SGI O2.
		Fixing the cursor key mappings for MobilePro 770 emulation.
		Fixing the LK201 warning caused by recent NetBSD/pmax.
		The MIPS R41xx standby, suspend, and hibernate instructions now
		behave like the RM52xx/MIPS32/MIPS64 wait instruction.
		Fixing dev_wdc so it calculates correct (64-bit) offsets before
		giving them to diskimage_access().
20060831	Continuing on Alpha emulation (OSF1 PALcode).
20060901	Minor Alpha updates; beginning on virtual memory pagetables.
		Removed the limit for max nr of devices (in preparation for
		allowing devices' base addresses to be changed during runtime).
		Adding a hack for MIPS [d]mfc0 select 0 (except the count
		register), so that the coproc register is simply copied.
		The MIPS suspend instruction now exits the emulator, instead
		of being treated as a wait instruction (this causes NetBSD/
		hpcmips to get correct 'halt' behavior).
		The VR41xx RTC now returns correct time.
		Connecting the VR41xx timer to the timer framework (fixed at
		128 Hz, for now).
		Continuing on SPARC emulation, adding more instructions:
		restore, ba_xcc, ble. The rectangle drawing demo works :)
		Removing the last traces of the old ENABLE_CACHE_EMULATION
		MIPS stuff (not usable with dyntrans anyway).
20060902	Splitting up src/net.c into several smaller files in its own
		subdirectory (src/net/).
20060903	Cleanup of the files in src/net/, to make them less ugly.
20060904	Continuing on the 'settings' subsystem.
		Minor progress on the SPARC emulation mode.
20060905	Cleanup of various things, and connecting the settings
		infrastructure to various subsystems (emul, machine, cpu, etc).
		Changing the lk201 mouse update routine to not rely on any
		emulated hardware framebuffer cursor coordinates, but instead
		always do (semi-usable) relative movements.
20060906	Continuing on the lk201 mouse stuff. Mouse behaviour with
		multiple framebuffers (which was working in Ultrix) is now
		semi-broken (but it still works, in a way).
		Moving the documentation about networking into its own file
		(networking.html), and refreshing it a bit. Adding an example
		of how to use ethernet frame direct-access (udp_snoop).
20060907	Continuing on the settings infrastructure.
20060908	Minor updates to SH emulation: for 32-bit emulation: delay
		slots and the 'jsr @Rn' instruction. I'm putting 64-bit SH5 on
		ice, for now.
20060909-10	Implementing some more 32-bit SH instructions. Removing the
		64-bit mode completely. Enough has now been implemented to run
		the rectangle drawing demo. :-)
20060912	Adding more SH instructions.
20060916	Continuing on SH emulation (some more instructions: div0u,
		div1, rotcl/rotcr, more mov instructions, dt, braf, sets, sett,
		tst_imm, dmuls.l, subc, ldc_rm_vbr, movt, clrt, clrs, clrmac).
		Continuing on the settings subsystem (beginning on reading/
		writing settings, removing bugs, and connecting more cpus to
		the framework).
20060919	More work on SH emulation; adding an ldc banked instruction,
		and attaching a 640x480 framebuffer to the Dreamcast machine
		mode (NetBSD/dreamcast prints the NetBSD copyright banner :-),
		and then panics).
20060920	Continuing on the settings subsystem.
20060921	Fixing the Footbridge timer stuff so that NetBSD/cats and
		NetBSD/netwinder boot up without the delays.
20060922	Temporarily hardcoding MIPS timer interrupt to 100 Hz. With
		'wait' support disabled, NetBSD/malta and Linux/malta run at
		correct speed.
20060923	Connecting dev_gt to the timer framework, so that NetBSD/cobalt
		runs at correct speed.
		Moving SH4-specific memory mapped registers into its own
		device (dev_sh4.c).
		Running with -N now prints "idling" instead of bogus nr of
		instrs/second (which isn't valid anyway) while idling.
20060924	Algor emulation should now run at correct speed.
		Adding disassembly support for some MIPS64 revision 2
		instructions: ext, dext, dextm, dextu.
20060926	The timer framework now works also when the MIPS wait
		instruction is used.
20060928	Re-implementing checks for coprocessor availability for MIPS
		cop0 instructions. (Thanks to Carl van Schaik for noticing the
		lack of cop0 availability checks.)
20060929	Implementing an instruction combination hack which treats
		NetBSD/pmax' idle loop as a wait-like instruction.
20060930	The ENTRYHI_R_MASK was missing in (at least) memory_mips_v2p.c,
		causing TLB lookups to sometimes succeed when they should have
		failed. (A big thank you to Juli Mallett for noticing the
		problem.)
		Adding disassembly support for more MIPS64 revision 2 opcodes
		(seb, seh, wsbh, jalr.hb, jr.hb, synci, ins, dins, dinsu,
		dinsm, dsbh, dshd, ror, dror, rorv, drorv, dror32). Also
		implementing seb, seh, dsbh, dshd, and wsbh.
		Implementing an instruction combination hack for Linux/pmax'
		idle loop, similar to the NetBSD/pmax case.
20061001	Changing the NetBSD/sgimips install instructions to extract
		files from an iso image, instead of downloading them via ftp.
20061002	More-than-31-bit userland addresses in memory_mips_v2p.c were
		not actually working; applying a fix from Carl van Schaik to
		enable them to work + making some other updates (adding kuseg
		support).
		Fixing hpcmips (vr41xx) timer initialization.
		Experimenting with O(n)->O(1) reduction in the MIPS TLB lookup
		loop. Seems to work both for R3000 and non-R3000.
20061003	Continuing a little on SH emulation (adding more control
		registers; mini-cleanup of memory_sh.c).
20061004	Beginning on a dev_rtc, a clock/timer device for the test
		machines; also adding a demo, and some documentation.
		Fixing a bug in SH "mov.w @(disp,pc),Rn" (the result wasn't
		sign-extended), and adding the addc and ldtlb instructions.
20061005	Contining on SH emulation: virtual to physical address
		translation, and a skeleton exception mechanism.
20061006	Adding more SH instructions (various loads and stores, rte,
		negc, muls.w, various privileged register-move instructions).
20061007	More SH instructions: various move instructions, trapa, div0s,
		float, fdiv, ftrc.
		Continuing on dev_rtc; removing the rtc demo.
20061008	Adding a dummy Dreamcast PROM module. (Homebrew Dreamcast
		programs using KOS libs need this.)
		Adding more SH instructions: "stc vbr,rn", rotl, rotr, fsca,
		fmul, fadd, various floating-point moves, etc. A 256-byte
		demo for Dreamcast runs :-)
20061012	Adding the SH "lds Rm,pr" and bsr instructions.
20061013	More SH instructions: "sts fpscr,rn", tas.b, and some more
		floating point instructions, cmp/str, and more moves.
		Adding a dummy dev_pvr (Dreamcast graphics controller).
20061014	Generalizing the expression evaluator (used in the built-in
		debugger) to support parentheses and +-*/%^&|.
20061015	Removing the experimental tlb index hint code in
		mips_memory_v2p.c, since it didn't really have any effect.
20061017	Minor SH updates; adding the "sts pr,Rn", fcmp/gt, fneg,
		frchg, and some other instructions. Fixing missing sign-
		extension in an 8-bit load instruction.
20061019	Adding a simple dev_dreamcast_rtc.
		Implementing memory-mapped access to the SH ITLB/UTLB arrays.
20061021	Continuing on various SH and Dreamcast things: sh4 timers,
		debug messages for dev_pvr, fixing some virtual address
		translation bugs, adding the bsrf instruction.
		The NetBSD/dreamcast GENERIC_MD kernel now reaches userland :)
		Adding a dummy dev_dreamcast_asic.c (not really useful yet).
		Implementing simple support for Store Queues.
		Beginning on the PVR Tile Accelerator.
20061022	Generalizing the PVR framebuffer to support off-screen drawing,
		multiple bit-depths, etc. (A small speed penalty, but most
		likely worth it.)
		Adding more SH instructions (mulu.w, fcmp/eq, fsub, fmac,
		fschg, and some more); correcting bugs in "fsca" and "float".
20061024	Adding the SH ftrv (matrix * vector) instruction. Marcus
		Comstedt's "tatest" example runs :) (wireframe only).
		Correcting disassembly for SH floating point instructions that
		use the xd* registers.
		Adding the SH fsts instruction.
		In memory_device_dyntrans_access(), only the currently used
		range is now invalidated, and not the entire device range.
20061025	Adding a dummy AVR32 cpu mode skeleton.
20061026	Various Dreamcast updates; beginning on a Maple bus controller.
20061027	Continuing on the Maple bus. A bogus Controller, Keyboard, and
		Mouse can now be detected by NetBSD and KOS homebrew programs.
		Cleaning up the SH4 Timer Management Unit, and beginning on
		SH4 interrupts.
		Implementing the Dreamcast SYSASIC.
20061028	Continuing on the SYSASIC.
		Adding the SH fsqrt instruction.
		memory_sh.c now actually scans the ITLB.
		Fixing a bug in dev_sh4.c, related to associative writes into
		the memory-mapped UTLB array. NetBSD/dreamcast now reaches
		userland stably, and prints the "Terminal type?" message :-]
		Implementing enough of the Dreamcast keyboard to make NetBSD
		accept it for input.
		Enabling SuperH for stable (non-development) builds.
		Adding NetBSD/dreamcast to the documentation, although it
		doesn't support root-on-nfs yet.
20061029	Changing usleep(1) calls in the debugger to to usleep(10000)
		(according to Brian Foley, this makes GXemul run better on
		MacOS X).
		Making the Maple "Controller" do something (enough to barely
		interact with dcircus.elf).
20061030-31	Some progress on the PVR. More test programs start running (but
		with strange output).
		Various other SH4-related updates.
20061102	Various Dreamcast and SH4 updates; more KOS demos run now.
20061104	Adding a skeleton dev_mb8696x.c (the Dreamcast's LAN adapter).
20061105	Continuing on the MB8696x; NetBSD/dreamcast detects it as mbe0.
		Testing for the release.

==============  RELEASE 0.4.3  ==============


1 dpavlin 32 /*
2     * Copyright (C) 2006 Anders Gavare. All rights reserved.
3     *
4     * Redistribution and use in source and binary forms, with or without
5     * modification, are permitted provided that the following conditions are met:
6     *
7     * 1. Redistributions of source code must retain the above copyright
8     * notice, this list of conditions and the following disclaimer.
9     * 2. Redistributions in binary form must reproduce the above copyright
10     * notice, this list of conditions and the following disclaimer in the
11     * documentation and/or other materials provided with the distribution.
12     * 3. The name of the author may not be used to endorse or promote products
13     * derived from this software without specific prior written permission.
14     *
15     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25     * SUCH DAMAGE.
26     *
27     *
28     * $Id: cpu_avr32.c,v 1.3 2006/10/27 04:21:15 debug Exp $
29     *
30     * AVR32 CPU emulation.
31     */
32    
33     #include <stdio.h>
34     #include <stdlib.h>
35     #include <string.h>
36     #include <ctype.h>
37    
38     #include "cpu.h"
39     #include "machine.h"
40     #include "memory.h"
41     #include "misc.h"
42     #include "settings.h"
43     #include "symbol.h"
44    
45    
46     #define DYNTRANS_32
47     #define DYNTRANS_VARIABLE_INSTRUCTION_LENGTH
48     #include "tmp_avr32_head.c"
49    
50    
51     static char *avr32_gpr_names[N_AVR32_GPRS] = AVR32_GPR_NAMES;
52     static char *avr32_single_reg_op_names[32] = {
53     "acr", "scr", "cpc", "neg",
54     "abs", "castu.b", "casts.b", "castu.h",
55     "casts.h", "brev", "swap.h", "swap.b",
56     "swap.bh", "com", "tnbz", "rol",
57     "ror", "icall", "mustr", "musfr",
58     "UNKNOWN_14", "UNKNOWN_15", "UNKNOWN_16", "UNKNOWN_17",
59     "UNKNOWN_18", "UNKNOWN_19", "UNKNOWN_1a", "UNKNOWN_1b",
60     "UNKNOWN_1c", "UNKNOWN_1d", "UNKNOWN_1e", "UNKNOWN_1f" };
61     static char *avr32_dual_reg_op0_names[32] = {
62     "add", "sub", "rsub", "cp.w",
63     "or", "eor", "and", "tst",
64     "andn", "mov", "st.w", "st.h",
65     "st.b", "st.w", "st.h", "st.b",
66     "ld.w", "ld.sh", "ld.uh", "ld.ub" /* ++ */,
67     "ld.w", "ld.sh", "ld.uh", "ld.ub" /* -- */,
68     "ld.ub", "ld.ub", "ld.ub", "ld.ub",
69     "ld.ub", "ld.ub", "ld.ub", "ld.ub" };
70    
71     /*
72     * avr32_cpu_new():
73     *
74     * Create a new AVR32 cpu object.
75     *
76     * Returns 1 on success, 0 if there was no matching AVR32 processor with
77     * this cpu_type_name.
78     */
79     int avr32_cpu_new(struct cpu *cpu, struct memory *mem, struct machine *machine,
80     int cpu_id, char *cpu_type_name)
81     {
82     int i = 0;
83     struct avr32_cpu_type_def cpu_type_defs[] = AVR32_CPU_TYPE_DEFS;
84    
85     /* Scan the cpu_type_defs list for this cpu type: */
86     while (cpu_type_defs[i].name != NULL) {
87     if (strcasecmp(cpu_type_defs[i].name, cpu_type_name) == 0) {
88     break;
89     }
90     i++;
91     }
92     if (cpu_type_defs[i].name == NULL)
93     return 0;
94    
95     cpu->run_instr = avr32_run_instr;
96     cpu->memory_rw = avr32_memory_rw;
97     cpu->update_translation_table = avr32_update_translation_table;
98     cpu->invalidate_translation_caches =
99     avr32_invalidate_translation_caches;
100     cpu->invalidate_code_translation = avr32_invalidate_code_translation;
101     cpu->is_32bit = 1;
102     cpu->byte_order = EMUL_BIG_ENDIAN;
103    
104     cpu->cd.avr32.cpu_type = cpu_type_defs[i];
105    
106     /* Only show name and caches etc for CPU nr 0 (in SMP machines): */
107     if (cpu_id == 0) {
108     debug("%s", cpu->name);
109     }
110    
111     /* Add all register names to the settings: */
112     CPU_SETTINGS_ADD_REGISTER64("pc", cpu->pc);
113     for (i=0; i<N_AVR32_GPRS; i++) {
114     char tmpstr[7];
115     snprintf(tmpstr, sizeof(tmpstr), "r%i", i);
116     CPU_SETTINGS_ADD_REGISTER32(tmpstr, cpu->cd.avr32.r[i]);
117    
118     /* r13,r14 should also be known as sp,lr: */
119     if (i >= 13 && i <= 14)
120     CPU_SETTINGS_ADD_REGISTER32(
121     avr32_gpr_names[i], cpu->cd.avr32.r[i]);
122     }
123    
124     CPU_SETTINGS_ADD_REGISTER32("sr", cpu->cd.avr32.sr);
125    
126     return 1;
127     }
128    
129    
130     /*
131     * avr32_cpu_list_available_types():
132     *
133     * Print a list of available AVR32 CPU types.
134     */
135     void avr32_cpu_list_available_types(void)
136     {
137     int i = 0, j;
138     struct avr32_cpu_type_def tdefs[] = AVR32_CPU_TYPE_DEFS;
139    
140     while (tdefs[i].name != NULL) {
141     debug("%s", tdefs[i].name);
142     for (j=10 - strlen(tdefs[i].name); j>0; j--)
143     debug(" ");
144     i++;
145     if ((i % 6) == 0 || tdefs[i].name == NULL)
146     debug("\n");
147     }
148     }
149    
150    
151     /*
152     * avr32_cpu_dumpinfo():
153     */
154     void avr32_cpu_dumpinfo(struct cpu *cpu)
155     {
156     /* TODO */
157     debug("\n");
158     }
159    
160    
161     /*
162     * avr32_cpu_register_dump():
163     *
164     * Dump cpu registers in a relatively readable format.
165     *
166     * gprs: set to non-zero to dump GPRs and some special-purpose registers.
167     * coprocs: set bit 0..3 to dump registers in coproc 0..3.
168     */
169     void avr32_cpu_register_dump(struct cpu *cpu, int gprs, int coprocs)
170     {
171     char *symbol;
172     uint64_t offset;
173     int x = cpu->cpu_id, i;
174    
175     if (gprs) {
176     /* Special registers (pc, ...) first: */
177     symbol = get_symbol_name(&cpu->machine->symbol_context,
178     cpu->pc, &offset);
179    
180     debug("cpu%i: pc = 0x%08"PRIx32, x, (uint32_t)cpu->pc);
181     debug(" <%s>\n", symbol != NULL? symbol : " no symbol ");
182    
183     debug("cpu%i: sr = 0x%08"PRIx32" (%s,%s,%s,%s, %s0,%s1,%s2",
184     x, cpu->cd.avr32.sr, cpu->cd.avr32.sr & AVR32_SR_H? "H":"h",
185     cpu->cd.avr32.sr & AVR32_SR_J? "J":"j",
186     cpu->cd.avr32.sr & AVR32_SR_DM? "DM":"dm",
187     cpu->cd.avr32.sr & AVR32_SR_D? "D":"d",
188     cpu->cd.avr32.sr & AVR32_SR_M0? "M":"m",
189     cpu->cd.avr32.sr & AVR32_SR_M1? "M":"m",
190     cpu->cd.avr32.sr & AVR32_SR_M2? "M":"m");
191     debug(", %s,IM=%x,%s,%s,%s, %s,%s,%s,%s,%s,%s)\n",
192     cpu->cd.avr32.sr & AVR32_SR_EM? "EM":"em",
193     (cpu->cd.avr32.sr & AVR32_SR_IM) >> AVR32_SR_IM_SHIFT,
194     cpu->cd.avr32.sr & AVR32_SR_GM? "GM":"gm",
195     cpu->cd.avr32.sr & AVR32_SR_R? "R":"r",
196     cpu->cd.avr32.sr & AVR32_SR_T? "T":"t",
197     cpu->cd.avr32.sr & AVR32_SR_L? "L":"l",
198     cpu->cd.avr32.sr & AVR32_SR_Q? "Q":"q",
199     cpu->cd.avr32.sr & AVR32_SR_V? "V":"v",
200     cpu->cd.avr32.sr & AVR32_SR_N? "N":"n",
201     cpu->cd.avr32.sr & AVR32_SR_Z? "Z":"z",
202     cpu->cd.avr32.sr & AVR32_SR_C? "C":"c");
203    
204     for (i=0; i<15; i++) {
205     if ((i % 4) == 0)
206     debug("cpu%i:", x);
207     debug(" %-3s = 0x%08"PRIx32" ",
208     avr32_gpr_names[i], cpu->cd.avr32.r[i]);
209     if ((i % 4) == 3)
210     debug("\n");
211     }
212     debug("\n");
213     }
214     }
215    
216    
217     /*
218     * avr32_cpu_tlbdump():
219     *
220     * Called from the debugger to dump the TLB in a readable format.
221     * x is the cpu number to dump, or -1 to dump all CPUs.
222     *
223     * If rawflag is nonzero, then the TLB contents isn't formated nicely,
224     * just dumped.
225     */
226     void avr32_cpu_tlbdump(struct machine *m, int x, int rawflag)
227     {
228     }
229    
230    
231     /*
232     * avr32_cpu_gdb_stub():
233     *
234     * Execute a "remote GDB" command. Returns a newly allocated response string
235     * on success, NULL on failure.
236     */
237     char *avr32_cpu_gdb_stub(struct cpu *cpu, char *cmd)
238     {
239     fatal("avr32_cpu_gdb_stub(): TODO\n");
240     return NULL;
241     }
242    
243    
244     /*
245     * avr32_cpu_interrupt():
246     */
247     int avr32_cpu_interrupt(struct cpu *cpu, uint64_t irq_nr)
248     {
249     fatal("avr32_cpu_interrupt(): TODO\n");
250     return 0;
251     }
252    
253    
254     /*
255     * avr32_cpu_interrupt_ack():
256     */
257     int avr32_cpu_interrupt_ack(struct cpu *cpu, uint64_t irq_nr)
258     {
259     /* fatal("avr32_cpu_interrupt_ack(): TODO\n"); */
260     return 0;
261     }
262    
263    
264     #define IWORD16 debug("%04x \t", iword);
265     #define IWORD32 { debug("%04x %04x\t", iword, iword2); len = 4; }
266    
267    
268     /*
269     * avr32_cpu_disassemble_instr():
270     *
271     * Convert an instruction word into human readable format, for instruction
272     * tracing.
273     *
274     * If running is 1, cpu->pc should be the address of the instruction.
275     *
276     * If running is 0, things that depend on the runtime environment (eg.
277     * register contents) will not be shown, and addr will be used instead of
278     * cpu->pc for relative addresses.
279     */
280     int avr32_cpu_disassemble_instr(struct cpu *cpu, unsigned char *ib,
281     int running, uint64_t dumpaddr)
282     {
283     uint64_t offset;
284     int len, iword, iword2, main_opcode, opcode_class, sub_opcode;
285     int r0, r9, k;
286     char *symbol;
287    
288     if (running)
289     dumpaddr = cpu->pc;
290    
291     symbol = get_symbol_name(&cpu->machine->symbol_context,
292     dumpaddr, &offset);
293     if (symbol != NULL && offset==0)
294     debug("<%s>\n", symbol);
295    
296     if (cpu->machine->ncpus > 1 && running)
297     debug("cpu%i: ", cpu->cpu_id);
298    
299     debug("%08x: ", (int)dumpaddr);
300    
301     /* AVR32 is always big-endian. */
302     iword = (ib[0] << 8) + ib[1];
303     iword2 = (ib[2] << 8) + ib[3];
304     len = 2;
305    
306     /*
307     * The top three bits are the main opcode. When possible, numbers in
308     * brackets (e.g. [8.2.1]) indicate the chapter in the AVR32
309     * instruction set manual describing the instruction format.
310     */
311     main_opcode = iword >> 13;
312     r9 = opcode_class = (iword >> 9) & 0xf;
313     sub_opcode = (iword >> 4) & 0x1f;
314     r0 = iword & 0xf;
315    
316     switch (main_opcode) {
317    
318     case 0:
319     /* [8.2.1] Two Register Instructions: */
320     switch (sub_opcode) {
321    
322     case 0x0a:
323     case 0x0b:
324     case 0x0c:
325     IWORD16;
326     debug("%s\t%s++,%s\n",
327     avr32_dual_reg_op0_names[sub_opcode],
328     avr32_gpr_names[r0], avr32_gpr_names[r9]);
329     break;
330    
331     case 0x0d:
332     case 0x0e:
333     case 0x0f:
334     IWORD16;
335     debug("%s\t--%s,%s\n",
336     avr32_dual_reg_op0_names[sub_opcode],
337     avr32_gpr_names[r0], avr32_gpr_names[r9]);
338     break;
339    
340     case 0x10:
341     case 0x11:
342     case 0x12:
343     case 0x13:
344     IWORD16;
345     debug("%s\t%s,%s++\n",
346     avr32_dual_reg_op0_names[sub_opcode],
347     avr32_gpr_names[r0], avr32_gpr_names[r9]);
348     break;
349    
350     case 0x14:
351     case 0x15:
352     case 0x16:
353     case 0x17:
354     IWORD16;
355     debug("%s\t%s,--%s\n",
356     avr32_dual_reg_op0_names[sub_opcode],
357     avr32_gpr_names[r0], avr32_gpr_names[r9]);
358     break;
359    
360     case 0x18:
361     case 0x19:
362     case 0x1a:
363     case 0x1b:
364     case 0x1c:
365     case 0x1d:
366     case 0x1e:
367     case 0x1f:
368     IWORD16;
369     debug("%s\t%s,%s[%i]\n",
370     avr32_dual_reg_op0_names[sub_opcode],
371     avr32_gpr_names[r0], avr32_gpr_names[r9],
372     sub_opcode & 7);
373     break;
374    
375     default:IWORD16;
376     debug("%s\t%s,%s\n",
377     avr32_dual_reg_op0_names[sub_opcode],
378     avr32_gpr_names[r0], avr32_gpr_names[r9]);
379     }
380     break;
381    
382     case 1:
383     /* [8.2.4] K8 Immediate and Single Register: */
384     IWORD16;
385     debug("%s\t%s,%i\n",
386     iword & 0x1000? "mov" : "sub",
387     avr32_gpr_names[r0],
388     ((int8_t)(iword >> 4)) * (r0 == AVR32_SP? 4 : 1));
389     break;
390    
391     case 2:
392     switch (opcode_class) {
393    
394     case 14:
395     /* [8.2.2] Single Register Instructions: */
396     IWORD16;
397     debug("%s\t%s\n", avr32_single_reg_op_names[sub_opcode],
398     avr32_gpr_names[r0]);
399     break;
400    
401     default:IWORD16;
402     debug("UNIMPLEMENTED %i,%i\n",
403     main_opcode, opcode_class);
404     }
405     break;
406    
407     case 7:
408     switch (sub_opcode) {
409    
410     case 1:
411     if (opcode_class != 0xa) {
412     IWORD16;
413     debug("UNIMPLEMENTED %i,1,%i\n",
414     main_opcode, sub_opcode);
415     break;
416     }
417    
418     /* [8.2.29] Cache Operation: */
419     IWORD32;
420     k = ((int16_t) (iword2 << 5)) >> 5;
421     debug("cache\t%s[%i], 0x%x\n",
422     avr32_gpr_names[r0], k, iword2 >> 11);
423     break;
424    
425     default:IWORD16;
426     debug("UNIMPLEMENTED %i,%i\n",
427     main_opcode, sub_opcode);
428     }
429     break;
430    
431     default:
432     IWORD16;
433     debug("UNIMPLEMENTED main opcode %i\n", main_opcode);
434     }
435    
436     return len;
437     }
438    
439    
440     #include "tmp_avr32_tail.c"
441    

  ViewVC Help
Powered by ViewVC 1.1.26