/[gxemul]/trunk/src/cpus/cpu_arm_instr_dpi.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /trunk/src/cpus/cpu_arm_instr_dpi.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 34 - (hide annotations)
Mon Oct 8 16:21:17 2007 UTC (16 years, 6 months ago) by dpavlin
File MIME type: text/plain
File size: 9841 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1480 2007/02/19 01:34:42 debug Exp $
20061029	Changing usleep(1) calls in the debugger to usleep(10000)
20061107	Adding a new disk image option (-d o...) which sets the ISO9660
		filesystem base offset; also making some other hacks to allow
		NetBSD/dreamcast and homebrew demos/games to boot directly
		from a filesystem image.
		Moving Dreamcast-specific stuff in the documentation to its
		own page (dreamcast.html).
		Adding a border to the Dreamcast PVR framebuffer.
20061108	Adding a -T command line option (again?), for halting the
		emulator on unimplemented memory accesses.
20061109	Continuing on various SH4 and Dreamcast related things.
		The emulator should now halt on more unimplemented device
		accesses, instead of just printing a warning, forcing me to
		actually implement missing stuff :)
20061111	Continuing on SH4 and Dreamcast stuff.
		Adding a bogus Landisk (SH4) machine mode.
20061112	Implementing some parts of the Dreamcast GDROM device. With
		some ugly hacks, NetBSD can (barely) mount an ISO image.
20061113	NetBSD/dreamcast now starts booting from the Live CD image,
		but crashes randomly quite early on in the boot process.
20061122	Beginning on a skeleton interrupt.h and interrupt.c for the
		new interrupt subsystem.
20061124	Continuing on the new interrupt system; taking the first steps
		to attempt to connect CPUs (SuperH and MIPS) and devices
		(dev_cons and SH4 timer interrupts) to it. Many things will
		probably break from now on.
20061125	Converting dev_ns16550, dev_8253 to the new interrupt system.
		Attempting to begin to convert the ISA bus.
20061130	Incorporating a patch from Brian Foley for the configure
		script, which checks for X11 libs in /usr/X11R6/lib64 (which
		is used on some Linux systems).
20061227	Adding a note in the man page about booting from Dreamcast
		CDROM images (i.e. that no external kernel is needed).
20061229	Continuing on the interrupt system rewrite: beginning to
		convert more devices, adding abort() calls for legacy interrupt
		system calls so that everything now _has_ to be rewritten!
		Almost all machine modes are now completely broken.
20061230	More progress on removing old interrupt code, mostly related
		to the ISA bus + devices, the LCA bus (on AlphaBook1), and
		the Footbridge bus (for CATS). And some minor PCI stuff.
		Connecting the ARM cpu to the new interrupt system.
		The CATS, NetWinder, and QEMU_MIPS machine modes now work with
		the new interrupt system :)
20061231	Connecting PowerPC CPUs to the new interrupt system.
		Making PReP machines (IBM 6050) work again.
		Beginning to convert the GT PCI controller (for e.g. Malta
		and Cobalt emulation). Some things work, but not everything.
		Updating Copyright notices for 2007.
20070101	Converting dev_kn02 from legacy style to devinit; the 3max
		machine mode now works with the new interrupt system :-]
20070105	Beginning to convert the SGI O2 machine to the new interrupt
		system; finally converting O2 (IP32) devices to devinit, etc.
20070106	Continuing on the interrupt system redesign/rewrite; KN01
		(PMAX), KN230, and Dreamcast ASIC interrupts should work again,
		moving out stuff from machine.h and devices.h into the
		corresponding devices, beginning the rewrite of i80321
		interrupts, etc.
20070107	Beginning on the rewrite of Eagle interrupt stuff (PReP, etc).
20070117	Beginning the rewrite of Algor (V3) interrupts (finally
		changing dev_v3 into devinit style).
20070118	Removing the "bus" registry concept from machine.h, because
		it was practically meaningless.
		Continuing on the rewrite of Algor V3 ISA interrupts.
20070121	More work on Algor interrupts; they are now working again,
		well enough to run NetBSD/algor. :-)
20070122	Converting VR41xx (HPCmips) interrupts. NetBSD/hpcmips
		can be installed using the new interrupt system :-)
20070123	Making the testmips mode work with the new interrupt system.
20070127	Beginning to convert DEC5800 devices to devinit, and to the
		new interrupt system.
		Converting Playstation 2 devices to devinit, and converting
		the interrupt system. Also fixing a severe bug: the interrupt
		mask register on Playstation 2 is bitwise _toggled_ on writes.
20070128	Removing the dummy NetGear machine mode and the 8250 device
		(which was only used by the NetGear machine).
		Beginning to convert the MacPPC GC (Grand Central) interrupt
		controller to the new interrupt system.
		Converting Jazz interrupts (PICA61 etc.) to the new interrupt
		system. NetBSD/arc can be installed again :-)
		Fixing the JAZZ timer (hardcoding it at 100 Hz, works with
		NetBSD and it is better than a completely dummy timer as it
		was before).
		Converting dev_mp to the new interrupt system, although I
		haven't had time to actually test it yet.
		Completely removing src/machines/interrupts.c, cpu_interrupt
		and cpu_interrupt_ack in src/cpu.c, and
		src/include/machine_interrupts.h! Adding fatal error messages
		+ abort() in the few places that are left to fix.
		Converting dev_z8530 to the new interrupt system.
		FINALLY removing the md_int struct completely from the
		machine struct.
		SH4 fixes (adding a PADDR invalidation in the ITLB replacement
		code in memory_sh.c); the NetBSD/dreamcast LiveCD now runs
		all the way to the login prompt, and can be interacted with :-)
		Converting the CPC700 controller (PCI and interrupt controller
		for PM/PPC) to the new interrupt system.
20070129	Fixing MACE ISA interrupts (SGI IP32 emulation). Both NetBSD/
		sgimips' and OpenBSD/sgi's ramdisk kernels can now be
		interacted with again.
20070130	Moving out the MIPS multi_lw and _sw instruction combinations
		so that they are auto-generated at compile time instead.
20070131	Adding detection of amd64/x86_64 hosts in the configure script,
		for doing initial experiments (again :-) with native code
		generation.
		Adding a -k command line option to set the size of the dyntrans
		cache, and a -B command line option to disable native code
		generation, even if GXemul was compiled with support for
		native code generation for the specific host CPU architecture.
20070201	Experimenting with a skeleton for native code generation.
		Changing the default behaviour, so that native code generation
		is now disabled by default, and has to be enabled by using
		-b on the command line.
20070202	Continuing the native code generation experiments.
		Making PCI interrupts work for Footbridge again.
20070203	More native code generation experiments.
		Removing most of the native code generation experimental code,
		it does not make sense to include any quick hacks like this.
		Minor cleanup/removal of some more legacy MIPS interrupt code.
20070204	Making i80321 interrupts work again (for NetBSD/evbarm etc.),
		and fixing the timer at 100 Hz.
20070206	Experimenting with removing the wdc interrupt slowness hack.
20070207	Lowering the number of dyntrans TLB entries for MIPS from
		192 to 128, resulting in a minor speed improvement.
		Minor optimization to the code invalidation routine in
		cpu_dyntrans.c.
20070208	Increasing (experimentally) the nr of dyntrans instructions per
		loop from 60 to 120.
20070210	Commenting out (experimentally) the dyntrans_device_danger
		detection in memory_rw.c.
		Changing the testmips and baremips machines to use a revision 2
		MIPS64 CPU by default, instead of revision 1.
		Removing the dummy i960, IA64, x86, AVR32, and HP PA-RISC
		files, the PC bios emulation, and the Olivetti M700 (ARC) and
		db64360 emulation modes.
20070211	Adding an "mp" demo to the demos directory, which tests the
		SMP functionality of the testmips machine.
		Fixing PReP interrupts some more. NetBSD/prep now boots again.
20070216	Adding a "nop workaround" for booting Mach/PMAX to the
		documentation; thanks to Artur Bujdoso for the values.
		Converting more of the MacPPC interrupt stuff to the new
		system.
		Beginning to convert BeBox interrupts to the new system.
		PPC603e should NOT have the PPC_NO_DEC flag! Removing it.
		Correcting BeBox clock speed (it was set to 100 in the NetBSD
		bootinfo block, but should be 33000000/4), allowing NetBSD
		to start without using the (incorrect) PPC_NO_DEC hack.
20070217	Implementing (slow) AltiVec vector loads and stores, allowing
		NetBSD/macppc to finally boot using the GENERIC kernel :-)
		Updating the documentation with install instructions for
		NetBSD/macppc.
20070218-19	Regression testing for the release.

==============  RELEASE 0.4.4  ==============


1 dpavlin 14 /*
2 dpavlin 34 * Copyright (C) 2005-2007 Anders Gavare. All rights reserved.
3 dpavlin 14 *
4     * Redistribution and use in source and binary forms, with or without
5     * modification, are permitted provided that the following conditions are met:
6     *
7     * 1. Redistributions of source code must retain the above copyright
8     * notice, this list of conditions and the following disclaimer.
9     * 2. Redistributions in binary form must reproduce the above copyright
10     * notice, this list of conditions and the following disclaimer in the
11     * documentation and/or other materials provided with the distribution.
12     * 3. The name of the author may not be used to endorse or promote products
13     * derived from this software without specific prior written permission.
14     *
15     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25     * SUCH DAMAGE.
26     *
27     *
28 dpavlin 34 * $Id: cpu_arm_instr_dpi.c,v 1.18 2006/12/30 13:30:53 debug Exp $
29 dpavlin 14 *
30     *
31     * ARM Data Processing Instructions
32     * --------------------------------
33     *
34     * xxxx000a aaaSnnnn ddddcccc ctttmmmm Register form
35     * xxxx001a aaaSnnnn ddddrrrr bbbbbbbb Immediate form
36     *
37     * 4 bits to select which instruction, one of the following:
38     *
39     * 0000 and 1000 tst
40     * 0001 eor 1001 teq
41     * 0010 sub 1010 cmp
42     * 0011 rsb 1011 cmn
43     * 0100 add 1100 orr
44     * 0101 adc 1101 mov
45     * 0110 sbc 1110 bic
46     * 0111 rsc 1111 mvn
47     *
48     * 1 bit to select Status flag update.
49     *
50     * 1 bit to select Register form or Immediate form.
51     *
52     * 1 bit to select if the PC register is used.
53     *
54     * Each function must also (as always) be repeated for each possible ARM
55     * condition code (15 in total). Total: 1920 functions.
56     *
57     * NOTE: This does not include any special common cases, which might be
58     * nice to have. Examples: comparing against zero, moving common
59     * constants.
60     *
61     * See src/tools/generate_arm_dpi.c for more details.
62     */
63    
64    
65     /*
66     * arg[0] = pointer to rn
67 dpavlin 16 * arg[1] = int32_t immediate value OR ptr to a reg_func() function
68 dpavlin 14 * arg[2] = pointer to rd
69     */
70     void A__NAME(struct cpu *cpu, struct arm_instr_call *ic)
71     {
72 dpavlin 20 #if defined(A__RSB) || defined(A__RSC)
73     #define VAR_A b
74     #define VAR_B a
75     #else
76     #define VAR_A a
77     #define VAR_B b
78     #endif
79    
80 dpavlin 16 #ifdef A__REG
81     uint32_t (*reg_func)(struct cpu *, struct arm_instr_call *)
82     = (void *)(size_t)ic->arg[1];
83     #endif
84    
85 dpavlin 14 #ifdef A__S
86     uint32_t c32;
87     #endif
88     #if defined(A__CMP) || defined(A__CMN) || defined(A__ADC) || defined(A__ADD) \
89     || defined(A__RSC) || defined(A__RSC) || defined(A__SBC) || defined(A__SUB)
90     #ifdef A__S
91     uint64_t
92     #else
93     uint32_t
94     #endif
95     #else
96     uint32_t
97     #endif
98 dpavlin 20 VAR_B =
99 dpavlin 14 #ifdef A__REG
100 dpavlin 20 reg_func(cpu, ic)
101 dpavlin 14 #else
102 dpavlin 20 #ifdef A__REGSHORT
103     reg(ic->arg[1])
104     #else
105     ic->arg[1]
106 dpavlin 14 #endif
107 dpavlin 20 #endif
108     , c64
109     #if !defined(A__MOV) && !defined(A__MVN)
110     , VAR_A = reg(ic->arg[0])
111     #endif
112     ;
113 dpavlin 14
114     #if defined(A__MOV) || defined(A__MVN) || defined(A__TST) || defined(A__TEQ) \
115     || defined(A__AND) || defined(A__BIC) || defined(A__EOR) || defined(A__ORR)
116     #if !defined(A__REG) && defined(A__S)
117     /*
118     * TODO: This is not 100% correct, but should work with "recommended"
119     * ARM code: Immediate values larger than 255 are encoded with
120     * rotation. If the S-bit is set, then the carry bit is set to the
121     * highest bit of the operand.
122     *
123     * TODO 2: Perhaps this check should be moved out from here, and into
124     * cpu_arm_instr.c. (More correct, and higher performance.)
125     */
126 dpavlin 20 if (VAR_B > 255) {
127     if (VAR_B & 0x80000000)
128     cpu->cd.arm.flags |= ARM_F_C;
129     else
130     cpu->cd.arm.flags &= ~ARM_F_C;
131 dpavlin 14 }
132     #endif
133     #endif
134    
135    
136     #if !defined(A__MOV) && !defined(A__MVN)
137     #ifdef A__PC
138     if (ic->arg[0] == (size_t)&cpu->cd.arm.r[ARM_PC]) {
139 dpavlin 20 uint32_t low_pc = ((size_t)ic - (size_t)
140 dpavlin 14 cpu->cd.arm.cur_ic_page) / sizeof(struct arm_instr_call);
141 dpavlin 20 VAR_A = cpu->pc & ~((ARM_IC_ENTRIES_PER_PAGE-1)
142 dpavlin 14 << ARM_INSTR_ALIGNMENT_SHIFT);
143 dpavlin 20 VAR_A += (low_pc << ARM_INSTR_ALIGNMENT_SHIFT) + 8;
144 dpavlin 14 }
145     #endif
146     #endif
147    
148     /*
149     * Perform the operation:
150     */
151     #if defined(A__AND) || defined(A__TST)
152     c64 = a & b;
153     #endif
154     #if defined(A__EOR) || defined(A__TEQ)
155     c64 = a ^ b;
156     #endif
157     #if defined(A__SUB) || defined(A__CMP) || defined(A__RSB)
158     c64 = a - b;
159     #endif
160     #if defined(A__ADD) || defined(A__CMN)
161     c64 = a + b;
162     #endif
163     #if defined(A__ADC)
164 dpavlin 20 c64 = a + b + (cpu->cd.arm.flags & ARM_F_C? 1 : 0);
165 dpavlin 14 #endif
166     #if defined(A__SBC) || defined(A__RSC)
167 dpavlin 20 b += (cpu->cd.arm.flags & ARM_F_C? 0 : 1);
168     c64 = a - b;
169 dpavlin 14 #endif
170     #if defined(A__ORR)
171     c64 = a | b;
172     #endif
173     #if defined(A__MOV)
174     c64 = b;
175     #endif
176     #if defined(A__BIC)
177     c64 = a & ~b;
178     #endif
179     #if defined(A__MVN)
180     c64 = ~b;
181     #endif
182    
183    
184     #if defined(A__CMP) || defined(A__CMN) || defined(A__TST) || defined(A__TEQ)
185     /* No write to rd for compare/test. */
186     #else
187     #ifdef A__PC
188     if (ic->arg[2] == (size_t)&cpu->cd.arm.r[ARM_PC]) {
189     #ifndef A__S
190 dpavlin 20 uint32_t old_pc = cpu->pc;
191 dpavlin 14 uint32_t mask_within_page = ((ARM_IC_ENTRIES_PER_PAGE-1)
192     << ARM_INSTR_ALIGNMENT_SHIFT) |
193     ((1 << ARM_INSTR_ALIGNMENT_SHIFT) - 1);
194     #endif
195 dpavlin 20 cpu->pc = (uint32_t)c64;
196 dpavlin 14 #ifdef A__S
197     /* Copy the right SPSR into CPSR: */
198     arm_save_register_bank(cpu);
199     switch (cpu->cd.arm.cpsr & ARM_FLAG_MODE) {
200     case ARM_MODE_FIQ32:
201     cpu->cd.arm.cpsr = cpu->cd.arm.spsr_fiq; break;
202     case ARM_MODE_IRQ32:
203     cpu->cd.arm.cpsr = cpu->cd.arm.spsr_irq; break;
204     case ARM_MODE_SVC32:
205     cpu->cd.arm.cpsr = cpu->cd.arm.spsr_svc; break;
206     case ARM_MODE_ABT32:
207     cpu->cd.arm.cpsr = cpu->cd.arm.spsr_abt; break;
208     case ARM_MODE_UND32:
209     cpu->cd.arm.cpsr = cpu->cd.arm.spsr_und; break;
210     }
211 dpavlin 20 cpu->cd.arm.flags = cpu->cd.arm.cpsr >> 28;
212 dpavlin 14 arm_load_register_bank(cpu);
213     #else
214     if ((old_pc & ~mask_within_page) ==
215 dpavlin 20 ((uint32_t)cpu->pc & ~mask_within_page)) {
216 dpavlin 14 cpu->cd.arm.next_ic = cpu->cd.arm.cur_ic_page +
217     ((cpu->pc & mask_within_page) >>
218     ARM_INSTR_ALIGNMENT_SHIFT);
219     } else
220     #endif
221 dpavlin 18 quick_pc_to_pointers(cpu);
222 dpavlin 14 return;
223     } else
224     reg(ic->arg[2]) = c64;
225     #else
226     reg(ic->arg[2]) = c64;
227     #endif
228     #endif
229    
230    
231     /*
232     * Status flag update (if the S-bit is set):
233     */
234     #ifdef A__S
235     c32 = c64;
236 dpavlin 20 cpu->cd.arm.flags
237 dpavlin 14 #if defined(A__CMP) || defined(A__CMN) || defined(A__ADC) || defined(A__ADD) \
238     || defined(A__RSB) || defined(A__RSC) || defined(A__SBC) || defined(A__SUB)
239 dpavlin 20 = 0;
240     #else
241     &= ~(ARM_F_Z | ARM_F_N);
242 dpavlin 14 #endif
243    
244 dpavlin 20 #if defined(A__CMP) || defined(A__RSB) || defined(A__SUB) || \
245     defined(A__RSC) || defined(A__SBC)
246 dpavlin 14 if ((uint32_t)a >= (uint32_t)b)
247 dpavlin 20 cpu->cd.arm.flags |= ARM_F_C;
248 dpavlin 14 #else
249     #if defined(A__ADC) || defined(A__ADD) || defined(A__CMN)
250     if (c32 != c64)
251 dpavlin 20 cpu->cd.arm.flags |= ARM_F_C;
252 dpavlin 14 #endif
253     #endif
254    
255     if (c32 == 0)
256 dpavlin 20 cpu->cd.arm.flags |= ARM_F_Z;
257 dpavlin 14
258     if ((int32_t)c32 < 0)
259 dpavlin 20 cpu->cd.arm.flags |= ARM_F_N;
260 dpavlin 14
261     /* Calculate the Overflow bit: */
262     #if defined(A__CMP) || defined(A__CMN) || defined(A__ADC) || defined(A__ADD) \
263     || defined(A__RSB) || defined(A__RSC) || defined(A__SBC) || defined(A__SUB)
264     {
265     int v = 0;
266     #if defined(A__ADD) || defined(A__CMN)
267     if (((int32_t)a >= 0 && (int32_t)b >= 0 &&
268     (int32_t)c32 < 0) ||
269     ((int32_t)a < 0 && (int32_t)b < 0 &&
270     (int32_t)c32 >= 0))
271     v = 1;
272     #else
273 dpavlin 20 #if defined(A__SUB) || defined(A__RSB) || defined(A__CMP) || \
274     defined(A__RSC) || defined(A__SBC)
275 dpavlin 14 if (((int32_t)a >= 0 && (int32_t)b < 0 &&
276     (int32_t)c32 < 0) ||
277     ((int32_t)a < 0 && (int32_t)b >= 0 &&
278     (int32_t)c32 >= 0))
279     v = 1;
280     #endif
281     #endif
282     if (v)
283 dpavlin 20 cpu->cd.arm.flags |= ARM_F_V;
284 dpavlin 14 }
285     #endif
286     #endif /* A__S */
287 dpavlin 20
288     #undef VAR_A
289     #undef VAR_B
290 dpavlin 14 }
291    
292    
293     void A__NAME__eq(struct cpu *cpu, struct arm_instr_call *ic)
294 dpavlin 20 { if (cpu->cd.arm.flags & ARM_F_Z) A__NAME(cpu, ic); }
295 dpavlin 14 void A__NAME__ne(struct cpu *cpu, struct arm_instr_call *ic)
296 dpavlin 20 { if (!(cpu->cd.arm.flags & ARM_F_Z)) A__NAME(cpu, ic); }
297 dpavlin 14 void A__NAME__cs(struct cpu *cpu, struct arm_instr_call *ic)
298 dpavlin 20 { if (cpu->cd.arm.flags & ARM_F_C) A__NAME(cpu, ic); }
299 dpavlin 14 void A__NAME__cc(struct cpu *cpu, struct arm_instr_call *ic)
300 dpavlin 20 { if (!(cpu->cd.arm.flags & ARM_F_C)) A__NAME(cpu, ic); }
301 dpavlin 14 void A__NAME__mi(struct cpu *cpu, struct arm_instr_call *ic)
302 dpavlin 20 { if (cpu->cd.arm.flags & ARM_F_N) A__NAME(cpu, ic); }
303 dpavlin 14 void A__NAME__pl(struct cpu *cpu, struct arm_instr_call *ic)
304 dpavlin 20 { if (!(cpu->cd.arm.flags & ARM_F_N)) A__NAME(cpu, ic); }
305 dpavlin 14 void A__NAME__vs(struct cpu *cpu, struct arm_instr_call *ic)
306 dpavlin 20 { if (cpu->cd.arm.flags & ARM_F_V) A__NAME(cpu, ic); }
307 dpavlin 14 void A__NAME__vc(struct cpu *cpu, struct arm_instr_call *ic)
308 dpavlin 20 { if (!(cpu->cd.arm.flags & ARM_F_V)) A__NAME(cpu, ic); }
309 dpavlin 14
310 dpavlin 20 #ifndef BLAHURG
311     #define BLAHURG
312     extern uint8_t condition_hi[16];
313     extern uint8_t condition_ge[16];
314     extern uint8_t condition_gt[16];
315     #endif
316    
317 dpavlin 14 void A__NAME__hi(struct cpu *cpu, struct arm_instr_call *ic)
318 dpavlin 20 { if (condition_hi[cpu->cd.arm.flags]) A__NAME(cpu, ic); }
319 dpavlin 14 void A__NAME__ls(struct cpu *cpu, struct arm_instr_call *ic)
320 dpavlin 20 { if (!condition_hi[cpu->cd.arm.flags]) A__NAME(cpu, ic); }
321 dpavlin 14 void A__NAME__ge(struct cpu *cpu, struct arm_instr_call *ic)
322 dpavlin 20 { if (condition_ge[cpu->cd.arm.flags]) A__NAME(cpu, ic); }
323 dpavlin 14 void A__NAME__lt(struct cpu *cpu, struct arm_instr_call *ic)
324 dpavlin 20 { if (!condition_ge[cpu->cd.arm.flags]) A__NAME(cpu, ic); }
325 dpavlin 14 void A__NAME__gt(struct cpu *cpu, struct arm_instr_call *ic)
326 dpavlin 20 { if (condition_gt[cpu->cd.arm.flags]) A__NAME(cpu, ic); }
327 dpavlin 14 void A__NAME__le(struct cpu *cpu, struct arm_instr_call *ic)
328 dpavlin 20 { if (!condition_gt[cpu->cd.arm.flags]) A__NAME(cpu, ic); }
329 dpavlin 14

  ViewVC Help
Powered by ViewVC 1.1.26